Globally Asynchronous Locally Synchronous Design Based Heterogeneous Multi-core System

被引:0
|
作者
Jain, Rashmi A. [1 ]
Padole, Dinesh V. [1 ]
机构
[1] GH Raisoni Coll Engn Nagpur MS, Dept Elect Engn, Nagpur, Maharashtra, India
关键词
Asynchronous; Synchronous or clocked core GALS core; general purpose processor core; low power; microprocessor; SoC;
D O I
10.1007/978-3-319-03107-1_81
中图分类号
TP18 [人工智能理论];
学科分类号
081104 ; 0812 ; 0835 ; 1405 ;
摘要
Multi-core system has wide efficacy in today's applications due to less power consumption and high performance. According to study of different scalable architectures of heterogeneous multi-core system we have been presented two different cores. First one synchronous or clocked core design is still through far the most accepted digital system design methodology. Synchronous core is well understood and supported by the grown-up CAD tools. Now-a-day it is implemented as System-on-Chips (SoCs). Second one Asynchronous Locally Synchronous (GALS) core is a comparatively latest design methodology of VLSI system that promises to merge the advantages of synchronous and asynchronous designs. By different partitioning strategy of the synchronous architecture it is created. To draw comparisons; a general purpose 8-bit synchronous core was designed and then converted into GALS core. These models were implemented in VHDL with Xilinx ISE 13.3 software and simulated using ModelSim tool. The synthesis results show in the same power consumption and a less area, GALS core outperformed the synchronous core of operating frequency which is just about double the operating frequency than the synchronous version. Globally through the proposed and integrate these cores into a single integrated chip. Generate a multi core system.
引用
收藏
页码:739 / 748
页数:10
相关论文
共 50 条
  • [31] Reconfigurable Network-on-Chip Design for Heterogeneous Multi-core System Architecture
    Shen, Jih-Sheng
    Hsiung, Pao-Ann
    Lu, Juin-Ming
    2014 INTERNATIONAL CONFERENCE ON HIGH PERFORMANCE COMPUTING & SIMULATION (HPCS), 2014, : 523 - 526
  • [32] Heterogeneous multi-core fibers: proposal and design principle
    Koshiba, Masanori
    Saitoh, Kunimasa
    Kokubun, Yasuo
    IEICE ELECTRONICS EXPRESS, 2009, 6 (02): : 98 - 103
  • [33] A System Framework for the Design of Embedded Software Targeting Heterogeneous Multi-Core SoCs
    Guerin, Xavier
    Petrot, Frederic
    2009 20TH IEEE INTERNATIONAL CONFERENCE ON APPLICATION-SPECIFIC SYSTEMS, ARCHITECTURES AND PROCESSORS, 2009, : 153 - 160
  • [34] ATPG for timing errors in globally asynchronous locally synchronous systems
    Arekapudi, S
    Xin, F
    Peng, JH
    Harris, IG
    JOURNAL OF CIRCUITS SYSTEMS AND COMPUTERS, 2003, 12 (03) : 305 - 332
  • [35] Globally Asynchronous Locally Synchronous (GALS) Pipelined Signed Multiplier
    Wazurkar, Gouri
    Badjate, S. L.
    2016 INTERNATIONAL CONFERENCE ON COMPUTING, ANALYTICS AND SECURITY TRENDS (CAST), 2016, : 383 - 386
  • [36] Self calibrating clocks for globally asynchronous locally synchronous systems
    Moore, SW
    Taylor, GS
    Cunningham, PA
    Mullins, RD
    Robinson, P
    2000 IEEE INTERNATIONAL CONFERENCE ON COMPUTER DESIGN: VLSI IN COMPUTERS & PROCESSORS, PROCEEDINGS, 2000, : 73 - 78
  • [37] A Profiler for a Heterogeneous Multi-Core Multi-FPGA System
    Nunes, Daniel
    Saldana, Manuel
    Chow, Paul
    PROCEEDINGS OF THE 2008 INTERNATIONAL CONFERENCE ON FIELD-PROGRAMMABLE TECHNOLOGY, 2008, : 113 - +
  • [38] GRL: A Specification Language for Globally Asynchronous Locally Synchronous Systems
    Jebali, Fatma
    Lang, Frederic
    Mateescu, Radu
    FORMAL METHODS AND SOFTWARE ENGINEERING, ICFEM 2014, 2014, 8829 : 219 - 234
  • [39] Globally asynchronous locally synchronous micropipelined processor implementation in FPGA
    Zafar, Y
    Ahmad, MM
    IEEE: 2005 INTERNATIONAL CONFERENCE ON EMERGING TECHNOLOGIES, PROCEEDINGS, 2005, : 277 - 282
  • [40] Modeling and verification of globally asynchronous and locally synchronous ring architectures
    Dasgupta, S
    Yakovlev, A
    DESIGN, AUTOMATION AND TEST IN EUROPE CONFERENCE AND EXHIBITION, VOLS 1 AND 2, PROCEEDINGS, 2005, : 568 - 569