Simplified double switching SVPWM implementation for three-level VSI

被引:1
|
作者
Vivek, Gopinathan [1 ]
Biswas, Jayanta [2 ,3 ]
Nair, Meenu D. [1 ,4 ]
Beret, Mukti [1 ]
机构
[1] NIT Calicut, Dept Elect Engn, Calicut 673601, Kerala, India
[2] NIT Campus, Calicut 673601, Kerala, India
[3] Christ Univ, Dept Comp Sci, Bangalore, Karnataka, India
[4] Karpagam Univ, Coimbatore, Tamil Nadu, India
来源
JOURNAL OF ENGINEERING-JOE | 2019年 / 2019卷 / 11期
关键词
digital control; harmonic distortion; microcontrollers; PWM invertors; insulated gate bipolar transistors; voltage-source convertors; switching convertors; compensation; analogue-digital conversion; double switching SVPWM implementation; three-level VSI; memory-optimised method; total harmonic distortion; neutral point voltage balancing; three-level NPC voltage source inverter; three-level inverter configuration; single switching violation; digital control architecture; gate pulses; hardware pulse width modulation block; switching vector; neutral point voltage shift; bus-clamping SVPWM algorithm; reduced THD; generalised space vector pulse width modulation framework; THD; software complexity; microcontroller analogue-to-digital converter hardware; ADC hardware; multichannel ADC; field programmable gate array hardware; phase voltages; modulation index; compensation algorithm; PWM block; three-phase three-level insulated gate bipolar transistor-based VSI; low-cost PIC microcontroller; software computing overhead; rms voltage; crossing sector; subsector boundaries; pivot vector; voltage; 4; 0; V; frequency; 50; Hz; apparent power 2 kVA; PULSE-WIDTH MODULATION; SPACE-VECTOR PWM; SCHEME; INVERTERS; VOLTAGE; STRATEGIES; ALGORITHM; FREQUENCY;
D O I
10.1049/joe.2018.5106
中图分类号
T [工业技术];
学科分类号
08 ;
摘要
A generalised space vector pulse width modulation (SVPWM) framework for the realisation of all double switching states with a memory-optimised method is proposed to reduce the total harmonic distortion (THD) and to provide neutral point voltage balancing for three-level NPC voltage source inverter (VSI). The proposal provides an efficient SVPWM implementationwith reduced hardware requirement and zero increase in software complexity in comparison to the existing schemes. Microcontroller analogue-to-digital converter (ADC) hardware replaces multichannel ADC and associated Field programmable gate array hardware in this proposal. The proposed method follows digital control architecture and eliminates the need to sample phase voltages separately. The proposed algorithm samples rms voltage of one phase and generates eight bit modulation index command by a suitable compensation algorithm. The implemented SVPWM algorithm takes the modulation index command value and generates phase voltage values by multiplying with the stored sine angle values. Gate pulses are generated in the proposed implementation by the hardware pulse width modulation (PWM) block and there is no need for digital-to-analogue converter. The proposed strategy is validated with a fundamental frequency of 50 Hz on a 2 KVA three-phase three-level insulated gate bipolar transistor-based VSI using low-cost PIC microcontroller. The superiority of the proposed method lies in providing an efficient three-level SVPWM implementation with reduced THD, neutral point voltage balancing, reduced hardware requirement, small lookup table and zero increase in the software computing overhead.
引用
收藏
页码:8257 / 8269
页数:13
相关论文
共 50 条
  • [41] A method of SVPWM and SHEPWM applied to three-level NPC inverter
    Li, Shijun
    Luo, Longfu
    She, Shuangxiang
    Liu, Xingping
    Shi, Xiaorong
    [J]. Diangong Jishu Xuebao/Transactions of China Electrotechnical Society, 2015, 30 (12): : 34 - 40
  • [42] Research for a three-level T-type grid-connected converter based on the simplified three-level SVPWM modulation scheme and neutral-point potential balancing
    Wang, Hanwei
    Zhang, Hui
    [J]. IEEJ TRANSACTIONS ON ELECTRICAL AND ELECTRONIC ENGINEERING, 2021, 16 (04) : 609 - 617
  • [43] Model Predictive Current Control of a Three-Level Five-Phase NPC VSI Using Simplified Computational Approach
    Iqbal, Atif
    Abu-Rub, Haitham
    Ahmed, S. K. Moin
    Cortes, Patricio
    Rodriguez, Jose
    [J]. 2014 TWENTY-NINTH ANNUAL IEEE APPLIED POWER ELECTRONICS CONFERENCE AND EXPOSITION (APEC), 2014, : 2323 - +
  • [44] Analyze and Compare the Efficiency of Two-level and Three-level Inverter in SVPWM
    Zhao, Long
    Wang, Qunjing
    Li, Guoli
    Chen, Quan
    Hu, Cungang
    [J]. PROCEEDINGS OF THE 2014 9TH IEEE CONFERENCE ON INDUSTRIAL ELECTRONICS AND APPLICATIONS (ICIEA), 2014, : 1954 - 1958
  • [45] A simplified zero-voltage-switching PWM three-level converter with two clamping diodes
    Ruan, XB
    Xu, DY
    Zhou, LQ
    [J]. APEC 2002: SEVENTEENTH ANNUAL IEEE APPLIED POWER ELECTRONICS CONFERENCE AND EXPOSITION, VOLS 1 AND 23, 2002, : 975 - 980
  • [46] A Simplified Resonant Pole for Three-Level Soft-Switching PFC Rectifier Used in UPS
    Rizet, Corentin
    Ferrieux, Jean-Paul
    Le Moigne, Philippe
    Delarue, Philippe
    Lacarnoy, Alain
    [J]. IEEE TRANSACTIONS ON INDUSTRIAL ELECTRONICS, 2010, 57 (08) : 2739 - 2746
  • [47] Novel SVPWM overmodulation scheme and its application in three-level inverter
    Jin, Shun
    Zhong, Yan-ru
    Cheng, Wei-bing
    [J]. 2006 IEEE POWER ELECTRONICS SPECIALISTS CONFERENCE, VOLS 1-7, 2006, : 2523 - +
  • [48] Study on the Control Strategy of Three-level PWM Rectifier Based on SVPWM
    Song Wen-xiang
    Cao Da-peng
    Qiu Jin-yong
    Chen Chen
    Chen Guo-cheng
    [J]. 2009 IEEE 6TH INTERNATIONAL POWER ELECTRONICS AND MOTION CONTROL CONFERENCE, VOLS 1-4, 2009, : 2159 - +
  • [49] The SVPWM and PR Control for Single-phase Three-level Rectifier
    Xue Jiangyu
    Guo Xinhua
    Li Shaoling
    Fu Jinyuan
    Fang Ruiming
    Li Zhongshen
    [J]. 2017 20TH INTERNATIONAL CONFERENCE ON ELECTRICAL MACHINES AND SYSTEMS (ICEMS), 2017,
  • [50] A SVPWM Method Based On Z-source Three-Level Inverter
    Qu, Keqing
    Niu, Qingquan
    Qian, Feng
    Zhao, Jinbin
    [J]. ADVANCES IN POWER AND ELECTRICAL ENGINEERING, PTS 1 AND 2, 2013, 614-615 : 1534 - +