Simplified double switching SVPWM implementation for three-level VSI

被引:1
|
作者
Vivek, Gopinathan [1 ]
Biswas, Jayanta [2 ,3 ]
Nair, Meenu D. [1 ,4 ]
Beret, Mukti [1 ]
机构
[1] NIT Calicut, Dept Elect Engn, Calicut 673601, Kerala, India
[2] NIT Campus, Calicut 673601, Kerala, India
[3] Christ Univ, Dept Comp Sci, Bangalore, Karnataka, India
[4] Karpagam Univ, Coimbatore, Tamil Nadu, India
来源
JOURNAL OF ENGINEERING-JOE | 2019年 / 2019卷 / 11期
关键词
digital control; harmonic distortion; microcontrollers; PWM invertors; insulated gate bipolar transistors; voltage-source convertors; switching convertors; compensation; analogue-digital conversion; double switching SVPWM implementation; three-level VSI; memory-optimised method; total harmonic distortion; neutral point voltage balancing; three-level NPC voltage source inverter; three-level inverter configuration; single switching violation; digital control architecture; gate pulses; hardware pulse width modulation block; switching vector; neutral point voltage shift; bus-clamping SVPWM algorithm; reduced THD; generalised space vector pulse width modulation framework; THD; software complexity; microcontroller analogue-to-digital converter hardware; ADC hardware; multichannel ADC; field programmable gate array hardware; phase voltages; modulation index; compensation algorithm; PWM block; three-phase three-level insulated gate bipolar transistor-based VSI; low-cost PIC microcontroller; software computing overhead; rms voltage; crossing sector; subsector boundaries; pivot vector; voltage; 4; 0; V; frequency; 50; Hz; apparent power 2 kVA; PULSE-WIDTH MODULATION; SPACE-VECTOR PWM; SCHEME; INVERTERS; VOLTAGE; STRATEGIES; ALGORITHM; FREQUENCY;
D O I
10.1049/joe.2018.5106
中图分类号
T [工业技术];
学科分类号
08 ;
摘要
A generalised space vector pulse width modulation (SVPWM) framework for the realisation of all double switching states with a memory-optimised method is proposed to reduce the total harmonic distortion (THD) and to provide neutral point voltage balancing for three-level NPC voltage source inverter (VSI). The proposal provides an efficient SVPWM implementationwith reduced hardware requirement and zero increase in software complexity in comparison to the existing schemes. Microcontroller analogue-to-digital converter (ADC) hardware replaces multichannel ADC and associated Field programmable gate array hardware in this proposal. The proposed method follows digital control architecture and eliminates the need to sample phase voltages separately. The proposed algorithm samples rms voltage of one phase and generates eight bit modulation index command by a suitable compensation algorithm. The implemented SVPWM algorithm takes the modulation index command value and generates phase voltage values by multiplying with the stored sine angle values. Gate pulses are generated in the proposed implementation by the hardware pulse width modulation (PWM) block and there is no need for digital-to-analogue converter. The proposed strategy is validated with a fundamental frequency of 50 Hz on a 2 KVA three-phase three-level insulated gate bipolar transistor-based VSI using low-cost PIC microcontroller. The superiority of the proposed method lies in providing an efficient three-level SVPWM implementation with reduced THD, neutral point voltage balancing, reduced hardware requirement, small lookup table and zero increase in the software computing overhead.
引用
收藏
页码:8257 / 8269
页数:13
相关论文
共 50 条
  • [21] DSP-Based Simplified Space-Vector PWM for a Three-Level VSI with Experimental Validation
    Betanzos Ramirez, Jose Dario
    Rodriguez Rivas, Jaime Jose
    Peralta-Sanchez, Edgar
    [J]. JOURNAL OF POWER ELECTRONICS, 2012, 12 (02) : 285 - 293
  • [22] Modified SVPWM algorithm for three level VSI with synchronized and symmetrical waveforms
    Beig, Abdul Rahiman
    Narayanan, G.
    Ranganathan, V. T.
    [J]. IEEE TRANSACTIONS ON INDUSTRIAL ELECTRONICS, 2007, 54 (01) : 486 - 494
  • [23] An Improved Three-Level Inverter SVPWM Control Method
    Qu, Ke Qing
    Yang, Chong
    Zhao, Jin Bin
    [J]. 2013 IEEE International Conference on Applied Superconductivity and Electromagnetic Devices (ASEMD), 2013, : 26 - 29
  • [24] Simulation and experiment of three-level topology based on SVPWM
    Zhi, Y
    Zhao, ZM
    Hu, X
    Luo, H
    [J]. ICEMS 2005: Proceedings of the Eighth International Conference on Electrical Machines and Systems, Vols 1-3, 2005, : 1994 - 1997
  • [25] Application of SVPWM to Three-Level Voltage and Current Inverters
    Djeghloud, Hind
    Benalla, Hocine
    Bentounsi, Amar
    [J]. UPEC: 2009 44TH INTERNATIONAL UNIVERSITIES POWER ENGINEERING CONFERENCE, 2009, : 250 - 254
  • [26] A Novel Simplified Algorithm of Three-Level SVPWM to the Neutral-Point Voltage Balance for NPC Inverter
    Fan, Bo
    Pu, Jiexin
    Zhao, Weigang
    [J]. INTERNATIONAL REVIEW OF ELECTRICAL ENGINEERING-IREE, 2012, 7 (06): : 5977 - 5981
  • [27] Implementation of Modified SVPWM for Three-level Inverter Using STM32F4
    Ayachi Amor, Yacine
    Kheldoun, Aissa
    Metidji, Brahim
    Hamoudi, Farid
    Merazka, Abdeslam
    Lazoueche, Youssouf
    [J]. PROCEEDINGS 2018 3RD INTERNATIONAL CONFERENCE ON ELECTRICAL SCIENCES AND TECHNOLOGIES IN MAGHREB (CISTEM), 2018, : 77 - 82
  • [28] Synchronized Space-Vector PWM for Three-Level VSI With Lower Harmonic Distortion and Switching Frequency
    Chen, Wei
    Sun, Haiwei
    Gu, Xin
    Xia, Changliang
    [J]. IEEE TRANSACTIONS ON POWER ELECTRONICS, 2016, 31 (09) : 6428 - 6441
  • [29] Low frequency oscillation of neutral point voltage of neutral-point-clamped three-level VSI under SVPWM control
    Jiang, Wei-Dong
    Wang, Qun-Jing
    Shi, Xiao-Feng
    Chen, Quan
    [J]. Zhongguo Dianji Gongcheng Xuebao/Proceedings of the Chinese Society of Electrical Engineering, 2009, 29 (03): : 49 - 55
  • [30] Simplified implementation of optimised carrier-based PWM in three-level inverters
    Grandi, G.
    Loncarski, J.
    [J]. ELECTRONICS LETTERS, 2014, 50 (08) : 631 - +