Simplified double switching SVPWM implementation for three-level VSI

被引:1
|
作者
Vivek, Gopinathan [1 ]
Biswas, Jayanta [2 ,3 ]
Nair, Meenu D. [1 ,4 ]
Beret, Mukti [1 ]
机构
[1] NIT Calicut, Dept Elect Engn, Calicut 673601, Kerala, India
[2] NIT Campus, Calicut 673601, Kerala, India
[3] Christ Univ, Dept Comp Sci, Bangalore, Karnataka, India
[4] Karpagam Univ, Coimbatore, Tamil Nadu, India
来源
JOURNAL OF ENGINEERING-JOE | 2019年 / 2019卷 / 11期
关键词
digital control; harmonic distortion; microcontrollers; PWM invertors; insulated gate bipolar transistors; voltage-source convertors; switching convertors; compensation; analogue-digital conversion; double switching SVPWM implementation; three-level VSI; memory-optimised method; total harmonic distortion; neutral point voltage balancing; three-level NPC voltage source inverter; three-level inverter configuration; single switching violation; digital control architecture; gate pulses; hardware pulse width modulation block; switching vector; neutral point voltage shift; bus-clamping SVPWM algorithm; reduced THD; generalised space vector pulse width modulation framework; THD; software complexity; microcontroller analogue-to-digital converter hardware; ADC hardware; multichannel ADC; field programmable gate array hardware; phase voltages; modulation index; compensation algorithm; PWM block; three-phase three-level insulated gate bipolar transistor-based VSI; low-cost PIC microcontroller; software computing overhead; rms voltage; crossing sector; subsector boundaries; pivot vector; voltage; 4; 0; V; frequency; 50; Hz; apparent power 2 kVA; PULSE-WIDTH MODULATION; SPACE-VECTOR PWM; SCHEME; INVERTERS; VOLTAGE; STRATEGIES; ALGORITHM; FREQUENCY;
D O I
10.1049/joe.2018.5106
中图分类号
T [工业技术];
学科分类号
08 ;
摘要
A generalised space vector pulse width modulation (SVPWM) framework for the realisation of all double switching states with a memory-optimised method is proposed to reduce the total harmonic distortion (THD) and to provide neutral point voltage balancing for three-level NPC voltage source inverter (VSI). The proposal provides an efficient SVPWM implementationwith reduced hardware requirement and zero increase in software complexity in comparison to the existing schemes. Microcontroller analogue-to-digital converter (ADC) hardware replaces multichannel ADC and associated Field programmable gate array hardware in this proposal. The proposed method follows digital control architecture and eliminates the need to sample phase voltages separately. The proposed algorithm samples rms voltage of one phase and generates eight bit modulation index command by a suitable compensation algorithm. The implemented SVPWM algorithm takes the modulation index command value and generates phase voltage values by multiplying with the stored sine angle values. Gate pulses are generated in the proposed implementation by the hardware pulse width modulation (PWM) block and there is no need for digital-to-analogue converter. The proposed strategy is validated with a fundamental frequency of 50 Hz on a 2 KVA three-phase three-level insulated gate bipolar transistor-based VSI using low-cost PIC microcontroller. The superiority of the proposed method lies in providing an efficient three-level SVPWM implementation with reduced THD, neutral point voltage balancing, reduced hardware requirement, small lookup table and zero increase in the software computing overhead.
引用
收藏
页码:8257 / 8269
页数:13
相关论文
共 50 条
  • [31] An optimized three-phase three-level SVPWM modulation algorithm
    Zhao, Zhiqiang
    [J]. 2016 2ND INTERNATIONAL CONFERENCE ON INDUSTRIAL INFORMATICS - COMPUTING TECHNOLOGY, INTELLIGENT TECHNOLOGY, INDUSTRIAL INFORMATION INTEGRATION (ICIICII), 2016, : 345 - 350
  • [32] Research on SVPWM Method for Leakage Current Suppression and Switching Loss Reduction in Nonisolated Three-Level Inverters
    Du, Haoting
    He, Yingjie
    Qiu, Jilang
    Liu, Jinjun
    [J]. IEEE JOURNAL OF EMERGING AND SELECTED TOPICS IN POWER ELECTRONICS, 2024, 12 (03) : 2960 - 2971
  • [33] Reduction of Switching Step/Commutation Using Unipolar CB-SVPWM for Three-Level NPC Inverters
    Kitidet, Hussapong
    Kumsuwan, Yuttana
    [J]. 2016 13TH INTERNATIONAL CONFERENCE ON ELECTRICAL ENGINEERING/ELECTRONICS, COMPUTER, TELECOMMUNICATIONS AND INFORMATION TECHNOLOGY (ECTI-CON), 2016,
  • [34] SVPWM Scheme for Three-Level Converters with Neutral-Point Potential Balancing and Switching Loss Reduction
    Luo, Rui
    He, Yingjie
    Chen, Hui
    Liu, Jinjun
    [J]. Diangong Jishu Xuebao/Transactions of China Electrotechnical Society, 2018, 33 (14): : 3245 - 3254
  • [35] Sensorless DTSMC of a three-level VSI fed PMSM drive
    Eldigair, Yousif
    Beig, Abdul R.
    Alsawalhi, Jamal
    [J]. IET POWER ELECTRONICS, 2020, 13 (04) : 788 - 797
  • [36] Implementation of Self Balancing Space Vector Switching Modulator for Three-Level Inverter
    Patel, Pinkal J.
    Patel, Rakesh A.
    Patel, Vinod
    Tekwani, P. N.
    [J]. IEEE REGION 10 COLLOQUIUM AND THIRD INTERNATIONAL CONFERENCE ON INDUSTRIAL AND INFORMATION SYSTEMS, VOLS 1 AND 2, 2008, : 1 - +
  • [37] A Simplified SVPWM Algorithm Research Based on the Neutral-Point Voltage Balance for NPC Three-level Inverter
    Fan, Bo
    Zhao, Wei-gang
    Yang, Wei
    Li, Rui-qiang
    [J]. 2012 IEEE INTERNATIONAL CONFERENCE ON AUTOMATION AND LOGISTICS (ICAL), 2012, : 150 - 154
  • [38] Study of Three-level SVPWM Algorithm for 60° Coordinate System
    Tong, Jun
    Liu, Li-jun
    Qiao, Jian-wei
    Zhang, Qian
    Lu, Yao
    [J]. PROCEEDINGS OF THE 2018 13TH IEEE CONFERENCE ON INDUSTRIAL ELECTRONICS AND APPLICATIONS (ICIEA 2018), 2018, : 2445 - 2449
  • [39] Study of Novel Three-level SVPWM &Voltage Reconstruction Algorithm
    Fan, Xiaohong
    Han, Yaofei
    Wang, Hui
    [J]. ELECTRICAL INFORMATION AND MECHATRONICS AND APPLICATIONS, PTS 1 AND 2, 2012, 143-144 : 174 - 178
  • [40] An Improved SVPWM Strategy for Three-Level Active NPC Inverter
    Zhang, Chao
    Hui, Cungang
    Fate, Guanghui
    Lisd, Hua
    Qian, Zhe
    [J]. PROCEEDINGS OF THE 2017 12TH IEEE CONFERENCE ON INDUSTRIAL ELECTRONICS AND APPLICATIONS (ICIEA), 2017, : 292 - 296