A 10-Bit 120 kS/s SAR ADC Without Reset Energy for Biomedical Electronics

被引:18
|
作者
Tong, Xingyuan [1 ]
Song, Mengdi [1 ]
Chen, Yawen [1 ]
Dong, Siwan [1 ]
机构
[1] Xian Univ Posts & Telecommun, Sch Elect Engn, Xian 710121, Shaanxi, Peoples R China
基金
中国国家自然科学基金;
关键词
Bioelectronics; SAR ADC; Low power; Capacitor array; Switching scheme; SWITCHING SCHEME; CMOS;
D O I
10.1007/s00034-019-01138-6
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
A 10-bit 120 kS/s successive-approximation-register analog-to-digital converter (SAR ADC) is realized for implantable multichannel neural recording system. In order to reduce power consumption and area occupation, an improved energy-efficient V-CM-based switching scheme is proposed. Different from the monotonic switching scheme, the switching procedure for each bit cycle of this proposed scheme is almost symmetrical, which facilitates the comparator design. Additionally, since all these capacitors are connected to V-CM in the sampling phase, the reset energy of this switching scheme is zero. Bootstrapped sampling switches are employed for linearity improvement. Realized in 0.18-mu m CMOS, the proposed ADC occupies an active area of 0.13 mm(2). Including the I/O and two 4-to-1 multiplexers, the power consumption is 2.97 mu W at 120 kS/s sampling rate. The figure-of-merit of this proposed SAR ADC is about 36.9 fJ/conversion-step.
引用
收藏
页码:5411 / 5425
页数:15
相关论文
共 50 条
  • [31] 10-BIT 20MS/S DIFFERENTIAL SAR ADC FOR IMAGE SENSOR
    Guo, Yang-yu
    Li, Zhao-han
    Li, Jing
    Wang, Xin-yang
    Chang, Yu-chun
    [J]. 2014 12TH IEEE INTERNATIONAL CONFERENCE ON SOLID-STATE AND INTEGRATED CIRCUIT TECHNOLOGY (ICSICT), 2014,
  • [32] A 0.65-V 10-bit 320-kS/s SAR-ADC with Charge Average and Skip Switching Algorithm
    Ou-Yang, Yi-Han
    Wu, Cheng-Chun
    Tang, Kea-Tiong
    [J]. 2018 IEEE ASIA PACIFIC CONFERENCE ON CIRCUITS AND SYSTEMS (APCCAS 2018), 2018, : 98 - 101
  • [33] A 10-bit 200-kS/s 1.76-μW SAR ADC with Hybrid CAP-MOS DAC for Energy-Limited Applications
    Zhang, Hongshuai
    Zhang, Hong
    Song, Yan
    Zhang, Ruizhi
    [J]. 2018 IEEE INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS (ISCAS), 2018,
  • [34] A 10-Bit 200-kS/s 1.76-μW SAR ADC With Hybrid CAP-MOS DAC for Energy-Limited Applications
    Zhang, Hongshuai
    Zhang, Hong
    Song, Yan
    Zhang, Ruizhi
    [J]. IEEE TRANSACTIONS ON CIRCUITS AND SYSTEMS I-REGULAR PAPERS, 2019, 66 (05) : 1716 - 1727
  • [35] A 200-MS/s 10-Bit SAR ADC Applied in WLAN Systems
    Zhang, Yu
    Pu, Yilin
    Wu, Bin
    Mo, Taishan
    Ye, Tianchun
    [J]. APPLIED SCIENCES-BASEL, 2023, 13 (12):
  • [36] A 10-bit 100MS/s SAR ADC for the Hadronic Calorimeter Upgrade
    Mei, Yuan
    Li, Shaorui
    [J]. PROCEEDINGS OF THE 2019 IEEE NATIONAL AEROSPACE AND ELECTRONICS CONFERENCE (NAECON), 2019, : 59 - 62
  • [37] A 10-bit 1 MS/s segmented Dual-Sampling SAR ADC with reduced switching energy
    Rikan, Behnam Samadpoor
    Abbasizadeh, Hamed
    Park, Young-Jun
    Kang, Hye-Yeong
    Kim, SangYun
    Pu, YoungGun
    Lee, Minjae
    Hwang, Keum Cheol
    Yang, Youngoo
    Lee, Kang-Yoon
    [J]. MICROELECTRONICS JOURNAL, 2017, 70 : 89 - 96
  • [38] A 1.33 μW 10-bit 200KS/s SAR ADC with a tri-level based capacitor switching procedure
    Zhu, Zhangming
    Xiao, Yu
    Wang, Weitie
    Guan, Yuheng
    Liu, Lianxi
    Yang, Yintang
    [J]. MICROELECTRONICS JOURNAL, 2013, 44 (12) : 1132 - 1137
  • [39] A 10-bit reconfigurable ADC with SAR/SS mode for neural recording
    Jingyu Wang
    Yufeng Hua
    Zhangming Zhu
    [J]. Analog Integrated Circuits and Signal Processing, 2019, 101 : 297 - 305
  • [40] An Ultra Low Power 10-bit 1KS SAR-ADC for ECG Signal Recording Applications
    Chen, Chen
    Wang, Bo
    [J]. 2016 CHINA SEMICONDUCTOR TECHNOLOGY INTERNATIONAL CONFERENCE (CSTIC), 2016,