A 1.33 μW 10-bit 200KS/s SAR ADC with a tri-level based capacitor switching procedure

被引:10
|
作者
Zhu, Zhangming [1 ]
Xiao, Yu [1 ]
Wang, Weitie [1 ]
Guan, Yuheng [1 ]
Liu, Lianxi [1 ]
Yang, Yintang [1 ]
机构
[1] Xidian Univ, Sch Microelect, Xian 710071, Peoples R China
基金
中国国家自然科学基金;
关键词
Analog-to-digital converter; Energy-efficient; Capacitor switching procedure; Dynamic logic; Successive approximation register; MS/S; CMOS;
D O I
10.1016/j.mejo.2013.06.018
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
A 10-bit successive approximation register (SAR) analog-to-digital converter (ADC) using an energy-efficient tri-level based capacitor switching procedure is presented. The proposed switching procedure achieves 97.66% less switching energy when compared to the conventional method. The number of unit capacitors is reduced by a factor of 4 over that of conventional architecture as well. To make the power consumption of the comparator scale down with respect to the comparison rate, the fully dynamic comparator is used. Moreover, the dynamic logic circuit is implemented to further reduce the power of digital circuits. The ADC is implemented in a 0.18 mu m 1P6M CMOS technology. At 1.0-V power supply and 200KS/s, the ADC achieves an SNDR of 60.54 dB and consumes 1.33 mu W, resulting in a figure-of-merit (FOM) of 7.7 fJ/conversion-step. The ADC core occupies an active area of only 230 x 400 mu m(2). 2013 Elsevier Ltd. All rights reserved.
引用
收藏
页码:1132 / 1137
页数:6
相关论文
共 50 条
  • [1] A 3.03 μW 10-BIT 200 KS/s SAR ADC IN 0.18 μM CMOS
    Zhu, Zhangming
    Xiao, Yu
    Liang, Liang
    Liu, Lianxi
    Yang, Yintang
    [J]. JOURNAL OF CIRCUITS SYSTEMS AND COMPUTERS, 2013, 22 (04)
  • [2] A 10-bit 50-MS/s SAR ADC With a Monotonic Capacitor Switching Procedure
    Liu, Chun-Cheng
    Chang, Soon-Jyh
    Huang, Guan-Ying
    Lin, Ying-Zu
    [J]. IEEE JOURNAL OF SOLID-STATE CIRCUITS, 2010, 45 (04) : 731 - 740
  • [3] A 12-bit 200KS/s SAR ADC with a Mixed Switching Scheme and Integer-Based Split Capacitor Array
    Deng, Lin
    Yang, Chao
    Zhao, Menglian
    Liu, Yang
    Wu, Xiaobo
    [J]. 2013 IEEE 11TH INTERNATIONAL NEW CIRCUITS AND SYSTEMS CONFERENCE (NEWCAS), 2013,
  • [4] A 10-bit 200 kS/s 65 nm CMOS SAR ADC IP core
    Yang, Yin-Tang
    Tong, Xing-Yuan
    Zhu, Zhang-Ming
    Guan, Xu-Guang
    [J]. Dianzi Yu Xinxi Xuebao/Journal of Electronics and Information Technology, 2010, 32 (12): : 2993 - 2998
  • [5] A 1-μW 10-bit 200-kS/s SAR ADC With a Bypass Window for Biomedical Applications
    Huang, Guan-Ying
    Chang, Soon-Jyh
    Liu, Chun-Cheng
    Lin, Ying-Zu
    [J]. IEEE JOURNAL OF SOLID-STATE CIRCUITS, 2012, 47 (11) : 2783 - 2795
  • [6] A 10-bit 100 kS/s SAR ADC With a Monotonic Capacitor Switching Procedure for Single-Ended Inputs in 22 nm CMOS FDSOI
    Meyer, Alexander
    Yamashita, Kaoru
    Dossanov, Adilet
    Maier, Martin
    Stapelfeldt, Finn
    Kudabay, Yerzhan
    Toth, Peter
    Dai, Fa Foster
    Ishikuro, Hiroki
    Issakov, Vadim
    [J]. 2024 IEEE INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS, ISCAS 2024, 2024,
  • [7] A 12-bit 200KS/s SAR ADC with Digital Self-Calibration
    Zhang, Xiaojie
    Wang, Maodong
    Guo, Liyang
    Wang, Xinghua
    [J]. 2017 IEEE 2ND ADVANCED INFORMATION TECHNOLOGY, ELECTRONIC AND AUTOMATION CONTROL CONFERENCE (IAEAC), 2017, : 2531 - 2535
  • [8] A 10-Bit 50-MS/s 11.9μW SAR ADC with CM Biased Capacitor Switching Method
    Naidu, Pragada V. Satya Challayya
    Chaudhary, Priyanka
    Anudeep, Manchikatla
    Kumar, Ashish
    [J]. 2016 INTERNATIONAL CONFERENCE ON INVENTIVE COMPUTATION TECHNOLOGIES (ICICT), VOL 1, 2016, : 540 - 545
  • [9] A 10-bit 150MS/s SAR ADC with a Novel Capacitor Switching Scheme
    Mei, Fengyi
    Shu, Yujun
    Yu, Youling
    [J]. 2017 3RD IEEE INTERNATIONAL CONFERENCE ON COMPUTATIONAL INTELLIGENCE & COMMUNICATION TECHNOLOGY (CICT), 2017,
  • [10] A 10-bit 200-kS/s SAR ADC IP core for a touch screen SoC
    佟星元
    杨银堂
    朱樟明
    盛文芳
    [J]. Journal of Semiconductors, 2010, 31 (10) : 121 - 125