A Cascadable Random Neural Network Chip with Reconfigurable Topology

被引:1
|
作者
Badaroglu, Mustafa [1 ]
Halici, Ugur [2 ]
Aybay, Isik [3 ]
Cerkez, Cuneyt [4 ]
机构
[1] ON Semicond Automot & Power Grp, Vilvoorde, Belgium
[2] Middle E Tech Univ, Dept Elect Engn, TR-06531 Ankara, Turkey
[3] Eastern Mediterranean Univ, Dept Comp Engn, Gazi Magusa, Turkey
[4] Eastern Mediterranean Univ, GMTGB Technopk, Gazi Magusa, Turkey
来源
COMPUTER JOURNAL | 2010年 / 53卷 / 03期
关键词
neural networks; random neural network (RNN); hardware; architecture; digital integrated circuits; MULTIPLE CLASSES; VIDEO QUALITY; INTERNAL EXPECTATION; PACKET NETWORK; PERFORMANCE; HEURISTICS; SIGNALS;
D O I
10.1093/comjnl/bxp036
中图分类号
TP3 [计算技术、计算机技术];
学科分类号
0812 ;
摘要
A digital integrated circuit (IC) is realized using the random neural network (RNN) model introduced by Gelenbe. The RNN IC employs both configurable routing and random signaling. In this paper we present the networking/routing aspects as well as the performance results of an RNN network implemented by the RNN IC. In the RNN model, each neuron accumulates arriving signals and can fire if its potential at a given instant of time is strictly positive. Firing occurs at random, the intervals between successive firing instants following an exponential distribution of constant rate. When a neuron fires, it routes the generated pulses to the output lines in accordance with the connection probabilities. The number of neurons in the network is programmable and could be connected to each other with any desired neuron interconnection and this connection could be changed on the fly. The RNN chip architecture is cascadable to generate any network topology. All the parts of the RNN circuit are implemented using a standard digital Complimentary-Metal-Oxide-Semiconductor (CMOS) process.
引用
收藏
页码:289 / 303
页数:15
相关论文
共 50 条
  • [1] An Efficient Reconfigurable Neural Network on Chip
    Khalil, Kasem
    Dey, Bappaditya
    Abdelrehim, Mostafa
    Kumar, Ashok
    Bayoumi, Magdy
    [J]. 2021 28TH IEEE INTERNATIONAL CONFERENCE ON ELECTRONICS, CIRCUITS, AND SYSTEMS (IEEE ICECS 2021), 2021,
  • [2] ReNoC: A network-on-chip architecture with reconfigurable topology
    Stensgaard, Mikkel B.
    Sparso, Jens
    [J]. NOCS 2008: SECOND IEEE INTERNATIONAL SYMPOSIUM ON NETWORKS-ON-CHIP, PROCEEDINGS, 2007, : 55 - 64
  • [3] RROCN: An on-chip network with regular reconfigurable topology for chip-multiprocessors
    Luo, Hong-Yin
    Wei, Shao-Jun
    Guo, Dong-Hui
    [J]. Journal of Computers (Taiwan), 2013, 24 (01) : 36 - 46
  • [4] A generic reconfigurable neural network architecture implemented as a network on chip
    Theocharides, T
    Link, G
    Vijaykrishnan, N
    Irwin, MJ
    Srikantam, V
    [J]. IEEE INTERNATIONAL SOC CONFERENCE, PROCEEDINGS, 2004, : 191 - 194
  • [5] Reconfigurable Network-on-Chip based Convolutional Neural Network Accelerator
    Firuzan, Arash
    Modarressi, Mehdi
    Reshadi, Midia
    [J]. JOURNAL OF SYSTEMS ARCHITECTURE, 2022, 129
  • [6] Reconfigurable photonic integrated computing chip based on quadrilateral MZI topology network
    Yao, Yuhan
    Zhao, Yuhe
    Dong, Jianji
    [J]. REAL-TIME PHOTONIC MEASUREMENTS, DATA MANAGEMENT, AND PROCESSING VI, 2021, 11902
  • [7] Reconfigurable Network-on-Chip for 3D Neural Network Accelerators
    Firuzan, Arash
    Modarressi, Mehdi
    Daneshtalab, Masoud
    Reshadi, Midia
    [J]. 2018 TWELFTH IEEE/ACM INTERNATIONAL SYMPOSIUM ON NETWORKS-ON-CHIP (NOCS), 2018,
  • [8] Hardware implementations of neural networks and the Random Neural Network Chip (RNNC)
    Aybay, I
    Çerkez, C
    Halici, U
    Badaroglu, M
    [J]. ADVANCES IN COMPUTER AND INFORMATION SCIENCES '98, 1998, 53 : 157 - 161
  • [9] A Reconfigurable Deep Neural Network on Chip Design with Flexible Convolutional Operations
    Chen, Kun-Chih
    Liao, Yi-Sheng
    [J]. 2022 15TH IEEE/ACM INTERNATIONAL WORKSHOP ON NETWORK ON CHIP ARCHITECTURES (NOCARC 2022), 2022, : 34 - 38
  • [10] A Topology for Network-on-Chip
    Kalita, Alakesh
    Ray, Kaushik
    Biswas, Abhijit
    Hussain, Md. Anwar
    [J]. 2016 INTERNATIONAL CONFERENCE ON INFORMATION COMMUNICATION AND EMBEDDED SYSTEMS (ICICES), 2016,