Reconfigurable Network-on-Chip for 3D Neural Network Accelerators

被引:0
|
作者
Firuzan, Arash [1 ]
Modarressi, Mehdi [2 ,3 ]
Daneshtalab, Masoud [4 ]
Reshadi, Midia [1 ]
机构
[1] Islamic Azad Univ, Dept Comp Engn, Sci & Res Branch, Tehran, Iran
[2] Univ Tehran, Sch Elect & Comp Engn, Coll Engn, Tehran, Iran
[3] IPM Sch Comp Sci, Tehran, Iran
[4] Malardalen Univ, Intelligent Future Tech, Vasteras, Sweden
关键词
Network-on-Chip; Neural Networks; Hardware Accelerator; Reconfiguration;
D O I
暂无
中图分类号
TP3 [计算技术、计算机技术];
学科分类号
0812 ;
摘要
Parallel hardware accelerators for large-scale neural networks typically consist of several processing nodes, arranged as a multi- or many-core system-on-chip, connected by a network-on-chip (NoC). Recent proposals also benefit from the emerging 3D memory-on-logic architectures to provide sufficient bandwidth for neural networks. Handling the heavy traffic between neurons and memory and also the multicast-based interneuron traffic, which often varies over time, is the most challenging design consideration for the networks-on-chip in such accelerators. To address these issues, a reconfigurable network-on-chip architecture for 3D memory-on-logic neural network accelerators is presented in this paper. The reconfigurable NoC can adapt its topology to the on-chip traffic patterns. It can be also configured as a tree-like structure to support multicast-based neuron-to-neuron and memory- toneuron traffic of neural networks. The evaluation results show that the proposed architecture can better manage the multicast-based traffic of neural networks than some state-of-the-art topologies and considerably increase throughput and power efficiency.
引用
收藏
页数:8
相关论文
共 50 条
  • [1] Reconfigurable Network-on-Chip based Convolutional Neural Network Accelerator
    Firuzan, Arash
    Modarressi, Mehdi
    Reshadi, Midia
    JOURNAL OF SYSTEMS ARCHITECTURE, 2022, 129
  • [2] Virtualization of Hardware Accelerators in a Network-on-Chip
    Wulf, Cornelia
    Haase, Julian
    Nickel, Matthias
    Goehringer, Diana
    2023 26TH EUROMICRO CONFERENCE ON DIGITAL SYSTEM DESIGN, DSD 2023, 2023, : 726 - 733
  • [3] Volumetric Degenerative Routing for 3D Network-on-Chip
    Bala, Druhin
    You, Chao
    2012 IEEE INTERNATIONAL CONFERENCE ON WIRELESS INFORMATION TECHNOLOGY AND SYSTEMS (ICWITS), 2012,
  • [4] Methods for TSVs Placement in 3D Network-on-Chip
    Kurbanov, Lev
    Matveeva, Nadezhda
    Suvorova, Elena
    PROCEEDINGS OF THE 19TH CONFERENCE OF OPEN INNOVATIONS ASSOCIATION (FRUCT), 2016, : 113 - 120
  • [5] Efficient routing in network-on-chip for 3D topologies
    Silva Junior, Luneque
    Nedjah, Nadia
    Mourelle, Luiza De Macedo
    INTERNATIONAL JOURNAL OF ELECTRONICS, 2015, 102 (10) : 1695 - 1712
  • [6] Exploring 3D Network-on-Chip Architectures and Challenges
    Tyagi, Sapna
    Maheshwari, Piyush
    Agarwal, Amit
    Avasthi, Vinay
    2017 INTERNATIONAL CONFERENCE ON COMPUTER AND APPLICATIONS (ICCA), 2017, : 97 - 101
  • [7] Reconfigurable Router Design for Network-On-Chip
    Mathew, Minu
    Mugilan, D.
    2014 IEEE INTERNATIONAL CONFERENCE ON CIRCUIT, POWER AND COMPUTING TECHNOLOGIES (ICCPCT-2014), 2014, : 1268 - 1272
  • [8] Reconfigurable Network-on-Chip Security Architecture
    Charles, Subodha
    Mishra, Prabhat
    ACM TRANSACTIONS ON DESIGN AUTOMATION OF ELECTRONIC SYSTEMS, 2020, 25 (06)
  • [9] An Adaptive Routing Algorithm Based on Network Partitioning for 3D Network-on-Chip
    Dai, Jindun
    Jiang, Xin
    Watanabe, Takahiro
    2017 INTERNATIONAL CONFERENCE ON COMPUTER, INFORMATION AND TELECOMMUNICATION SYSTEMS (IEEE CITS), 2017, : 229 - 233
  • [10] Reconfigurable systems enabled by a network-on-chip
    Moller, Leandro
    Grehs, Ismael
    Calazans, Ney
    Moraes, Fernando
    2006 INTERNATIONAL CONFERENCE ON FIELD PROGRAMMABLE LOGIC AND APPLICATIONS, PROCEEDINGS, 2006, : 857 - 860