Reconfigurable Network-on-Chip for 3D Neural Network Accelerators

被引:0
|
作者
Firuzan, Arash [1 ]
Modarressi, Mehdi [2 ,3 ]
Daneshtalab, Masoud [4 ]
Reshadi, Midia [1 ]
机构
[1] Islamic Azad Univ, Dept Comp Engn, Sci & Res Branch, Tehran, Iran
[2] Univ Tehran, Sch Elect & Comp Engn, Coll Engn, Tehran, Iran
[3] IPM Sch Comp Sci, Tehran, Iran
[4] Malardalen Univ, Intelligent Future Tech, Vasteras, Sweden
关键词
Network-on-Chip; Neural Networks; Hardware Accelerator; Reconfiguration;
D O I
暂无
中图分类号
TP3 [计算技术、计算机技术];
学科分类号
0812 ;
摘要
Parallel hardware accelerators for large-scale neural networks typically consist of several processing nodes, arranged as a multi- or many-core system-on-chip, connected by a network-on-chip (NoC). Recent proposals also benefit from the emerging 3D memory-on-logic architectures to provide sufficient bandwidth for neural networks. Handling the heavy traffic between neurons and memory and also the multicast-based interneuron traffic, which often varies over time, is the most challenging design consideration for the networks-on-chip in such accelerators. To address these issues, a reconfigurable network-on-chip architecture for 3D memory-on-logic neural network accelerators is presented in this paper. The reconfigurable NoC can adapt its topology to the on-chip traffic patterns. It can be also configured as a tree-like structure to support multicast-based neuron-to-neuron and memory- toneuron traffic of neural networks. The evaluation results show that the proposed architecture can better manage the multicast-based traffic of neural networks than some state-of-the-art topologies and considerably increase throughput and power efficiency.
引用
收藏
页数:8
相关论文
共 50 条
  • [41] Initial Study of Reconfigurable Neural Network Accelerators
    Ohba, Momoka
    Shindo, Satoshi
    Miwa, Shinobu
    Tsumura, Tomoaki
    Yamaki, Hayato
    Honda, Hiroki
    2016 FOURTH INTERNATIONAL SYMPOSIUM ON COMPUTING AND NETWORKING (CANDAR), 2016, : 707 - 709
  • [42] Adaptive Router with Predictor using Congestion Degree for 3D Network-on-Chip
    Zeng, Lian
    Jiang, Xin
    Watanabe, Takahiro
    2013 INTERNATIONAL SOC DESIGN CONFERENCE (ISOCC), 2013, : 46 - 49
  • [43] OPTNOC: An Optimized 3D Network-on-Chip Design for Fast Memory Access
    Xu, Thomas Canhao
    Liljeberg, Pasi
    Plosila, Juha
    Tenhunen, Hannu
    PARALLEL COMPUTING TECHNOLOGIES (PACT 2013), 2013, 7979 : 436 - 441
  • [44] 3D Network-on-Chip Architectures Using Homogeneous Meshes and Heterogeneous Floorplans
    de Paulo, Vitor
    Ababei, Cristinel
    INTERNATIONAL JOURNAL OF RECONFIGURABLE COMPUTING, 2010, 2010
  • [45] A dynamically reconfigurable packet-switched network-on-chip
    Pionteck, Thilo
    Albrecht, Carsten
    Koch, Roman
    2006 DESIGN AUTOMATION AND TEST IN EUROPE, VOLS 1-3, PROCEEDINGS, 2006, : 134 - +
  • [46] A New Efficient and Reliable Dynamically Reconfigurable Network-on-Chip
    Killian, Cedric
    Tanougast, Camel
    Monteiro, Fabrice
    Dandache, Abbas
    JOURNAL OF ELECTRICAL AND COMPUTER ENGINEERING, 2012, 2012
  • [47] Design Methodology of Fault-Tolerant Custom 3D Network-on-Chip
    Li, Katherine Shu-Min
    Wang, Sying-Jyan
    ACM TRANSACTIONS ON DESIGN AUTOMATION OF ELECTRONIC SYSTEMS, 2017, 22 (04)
  • [48] Distributed Thermal-Aware Task Scheduling for 3D Network-on-Chip
    Cui, Yingnan
    Zhang, Wei
    Yu, Hao
    2012 IEEE 30TH INTERNATIONAL CONFERENCE ON COMPUTER DESIGN (ICCD), 2012, : 494 - 495
  • [49] Optimal Number and Placement of Through Silicon Vias in 3D Network-on-Chip
    Xu, Thomas Canhao
    Liljeberg, Pasi
    Tenhunen, Hannu
    2011 IEEE 14TH INTERNATIONAL SYMPOSIUM ON DESIGN AND DIAGNOSTICS OF ELECTRONIC CIRCUITS AND SYSTEMS (DDECS), 2011, : 105 - 110
  • [50] A reconfigurable baseband platform based on an asynchronous network-on-chip
    Lattard, Didier
    Beigne, Edith
    Clermidy, Fabien
    Durand, Yves
    Lemaire, Romain
    Vivet, Pascal
    Berens, Friedbert
    IEEE JOURNAL OF SOLID-STATE CIRCUITS, 2008, 43 (01) : 223 - 235