A 12-Bit Vernier Ring Time-to-Digital Converter in 0.13 μm CMOS Technology

被引:138
|
作者
Yu, Jianjun [1 ]
Dai, Fa Foster [1 ]
Jaeger, Richard C. [1 ]
机构
[1] Auburn Univ, Auburn, AL 36849 USA
关键词
Digital phase locked loop (DPLL); frequency synthesis; time and phase measurement; time-to-digital converter (TDC); Vernier;
D O I
10.1109/JSSC.2010.2040306
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
A 12-bit Vernier ring time-to-digital converter (TDC) with time resolution of 8 ps for digital-phase-locked-loops (DPLL) is presented. This novel Vernier ring TDC places the Vernier delay cells and arbiters in a ring format and reuses them for the measurement of the input time interval. The proposed TDC thus achieves large detectable range, fine time resolution, small die size and low power consumption simultaneously. A pre-logic unit is developed to measure both positive and negative phase errors for DPLL applications. The TDC achieves a large detectable range of 12 bits with core area of 0.75 x 0.35 mm(2) in a 0.13 mu m CMOS technology. The total power consumption for the entire TDC chip is only 7.5 mW with a 1.5 V power supply, while operating at a clock frequency of 15 MSPS.
引用
收藏
页码:830 / 842
页数:13
相关论文
共 50 条
  • [1] A 12-Bit Vernier Ring Time-to-Digital Converter in 0.13μm CMOS Technology
    Yu, Jianjun
    Dai, Fa Foster
    Jaeger, Richard C.
    [J]. 2009 SYMPOSIUM ON VLSI CIRCUITS, DIGEST OF TECHNICAL PAPERS, 2009, : 232 - 233
  • [2] A 3-Dimensional Vernier Ring Time-to-digital Converter in 0.13μm CMOS
    Yu, Jianjun
    Dai, Fa Foster
    [J]. IEEE CUSTOM INTEGRATED CIRCUITS CONFERENCE 2010, 2010,
  • [3] A 9-bit Body-biased Vernier Ring Time-to-Digital Converter in 65 nm CMOS Technology
    Kong, Junjie
    Siek, Liter
    Kok, Chiang-Liang
    [J]. 2015 IEEE INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS (ISCAS), 2015, : 1650 - 1653
  • [4] A 12-BIT PULSE-SHRINKING TIME-TO-DIGITAL CONVERTER WITH TIMING SKEW CALIBRATION
    Chen, Yi-Xian
    Sun, Tsung-Wen
    Chang, Chia-Chan
    Tsai, Tsung-Heng
    [J]. International Journal of Electrical Engineering, 2023, 30 (01): : 19 - 25
  • [5] 25 PS RESOLUTION, 12-BIT, 64 CHANNEL FASTBUS TIME-TO-DIGITAL CONVERTER
    SOBCZYNSKI, CW
    HAYNES, BW
    SKUBIC, MJ
    THIELMAN, HL
    [J]. IEEE TRANSACTIONS ON NUCLEAR SCIENCE, 1989, 36 (01) : 426 - 430
  • [6] A 12-BIT CMOS A/D CONVERTER
    SHERMAN, L
    [J]. ELECTRONIC ENGINEERING, 1985, 57 (697): : 61 - &
  • [7] A CMOS 0.23pJ Freeze Vernier Time-to-Digital Converter
    Angevare, Jan
    Blutman, Kristof
    Zjajo, Amir
    van der Meijs, Nick
    [J]. 2013 NORCHIP, 2013,
  • [8] Time-To-Digital Converter with adjustable resolution using a digital Vernier Ring Oscillator
    Annagrebah, A.
    Bechetoille, E.
    Chanal, H.
    Mathez, H.
    Laktineh, I.
    [J]. 2018 XXXIII CONFERENCE ON DESIGN OF CIRCUITS AND INTEGRATED SYSTEMS (DCIS), 2018,
  • [9] A 90nm CMOS Digital PLL Based on Vernier-Gated-Ring-Oscillator Time-to-Digital Converter
    Lu, Ping
    Wu, Ying
    Andreani, Pietro
    [J]. 2012 IEEE INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS (ISCAS 2012), 2012, : 2593 - 2596
  • [10] Time of arrival measurement using ring oscillator-based Vernier time-to-digital converter in 28 nm CMOS
    Kadlubowski, Lukasz A.
    Kmon, Piotr
    [J]. PRZEGLAD ELEKTROTECHNICZNY, 2020, 96 (12): : 115 - 118