共 50 条
- [1] A 12-Bit Vernier Ring Time-to-Digital Converter in 0.13μm CMOS Technology [J]. 2009 SYMPOSIUM ON VLSI CIRCUITS, DIGEST OF TECHNICAL PAPERS, 2009, : 232 - 233
- [2] A 3-Dimensional Vernier Ring Time-to-digital Converter in 0.13μm CMOS [J]. IEEE CUSTOM INTEGRATED CIRCUITS CONFERENCE 2010, 2010,
- [3] A 9-bit Body-biased Vernier Ring Time-to-Digital Converter in 65 nm CMOS Technology [J]. 2015 IEEE INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS (ISCAS), 2015, : 1650 - 1653
- [4] A 12-BIT PULSE-SHRINKING TIME-TO-DIGITAL CONVERTER WITH TIMING SKEW CALIBRATION [J]. International Journal of Electrical Engineering, 2023, 30 (01): : 19 - 25
- [8] Time-To-Digital Converter with adjustable resolution using a digital Vernier Ring Oscillator [J]. 2018 XXXIII CONFERENCE ON DESIGN OF CIRCUITS AND INTEGRATED SYSTEMS (DCIS), 2018,
- [9] A 90nm CMOS Digital PLL Based on Vernier-Gated-Ring-Oscillator Time-to-Digital Converter [J]. 2012 IEEE INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS (ISCAS 2012), 2012, : 2593 - 2596
- [10] Time of arrival measurement using ring oscillator-based Vernier time-to-digital converter in 28 nm CMOS [J]. PRZEGLAD ELEKTROTECHNICZNY, 2020, 96 (12): : 115 - 118