共 50 条
- [32] CMOS time-to-digital converter without delay time [J]. IEICE TRANSACTIONS ON ELECTRONICS, 2002, E85C (05) : 1216 - 1218
- [34] Low-power Time-to-Digital Converter based on Vernier Gated-Ring-Oscillator [J]. 26TH IRANIAN CONFERENCE ON ELECTRICAL ENGINEERING (ICEE 2018), 2018, : 1441 - 1445
- [36] Vernier time-to-digital converter with ring oscillators for in-pixel time-of-arrival and time-over-threshold measurement in 28 nm CMOS [J]. JOURNAL OF INSTRUMENTATION, 2021, 16 (12):
- [37] A low power 12-bit and 30-MS/s pipeline analog to digital converter in 0.35 μm CMOS [J]. 2008 IEEE INTERNATIONAL CONFERENCE ON INTEGRATED CIRCUIT DESIGN AND TECHNOLOGY, PROCEEDINGS, 2008, : 135 - +
- [38] A Cyclic Vernier Time-to-Digital Converter Synthesized from a 65nm CMOS Standard Library [J]. 2010 IEEE INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS, 2010, : 3561 - 3564