A 12-Bit Vernier Ring Time-to-Digital Converter in 0.13 μm CMOS Technology

被引:138
|
作者
Yu, Jianjun [1 ]
Dai, Fa Foster [1 ]
Jaeger, Richard C. [1 ]
机构
[1] Auburn Univ, Auburn, AL 36849 USA
关键词
Digital phase locked loop (DPLL); frequency synthesis; time and phase measurement; time-to-digital converter (TDC); Vernier;
D O I
10.1109/JSSC.2010.2040306
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
A 12-bit Vernier ring time-to-digital converter (TDC) with time resolution of 8 ps for digital-phase-locked-loops (DPLL) is presented. This novel Vernier ring TDC places the Vernier delay cells and arbiters in a ring format and reuses them for the measurement of the input time interval. The proposed TDC thus achieves large detectable range, fine time resolution, small die size and low power consumption simultaneously. A pre-logic unit is developed to measure both positive and negative phase errors for DPLL applications. The TDC achieves a large detectable range of 12 bits with core area of 0.75 x 0.35 mm(2) in a 0.13 mu m CMOS technology. The total power consumption for the entire TDC chip is only 7.5 mW with a 1.5 V power supply, while operating at a clock frequency of 15 MSPS.
引用
收藏
页码:830 / 842
页数:13
相关论文
共 50 条
  • [31] Temperature compensated and gated CMOS ring oscillator for time-to-digital converter application
    Wu, Jin
    Chang, Lingku
    Li, Wenbo
    Zheng, Lixia
    Sun, Weifeng
    [J]. ANALOG INTEGRATED CIRCUITS AND SIGNAL PROCESSING, 2017, 90 (03) : 513 - 521
  • [32] CMOS time-to-digital converter without delay time
    Choi, JH
    [J]. IEICE TRANSACTIONS ON ELECTRONICS, 2002, E85C (05) : 1216 - 1218
  • [33] Synchronization in a Multilevel CMOS Time-to-Digital Converter
    Jansson, Jussi-Pekka
    Mantyniemi, Antti
    Kostamovaara, Juha
    [J]. IEEE TRANSACTIONS ON CIRCUITS AND SYSTEMS I-REGULAR PAPERS, 2009, 56 (08) : 1622 - 1634
  • [34] Low-power Time-to-Digital Converter based on Vernier Gated-Ring-Oscillator
    Bayat, Samaneh
    Rezaee-Dehsorkh, Hamidreza
    Ravanshad, Nassim
    [J]. 26TH IRANIAN CONFERENCE ON ELECTRICAL ENGINEERING (ICEE 2018), 2018, : 1441 - 1445
  • [35] A Vernier Time-to-Digital Converter With Delay Latch Chain Architecture
    Andersson, Niklas U.
    Vesterbacka, Mark
    [J]. IEEE TRANSACTIONS ON CIRCUITS AND SYSTEMS II-EXPRESS BRIEFS, 2014, 61 (10) : 773 - 777
  • [36] Vernier time-to-digital converter with ring oscillators for in-pixel time-of-arrival and time-over-threshold measurement in 28 nm CMOS
    Kadlubowski, L. A.
    Kmon, P.
    [J]. JOURNAL OF INSTRUMENTATION, 2021, 16 (12):
  • [37] A low power 12-bit and 30-MS/s pipeline analog to digital converter in 0.35 μm CMOS
    Fatah, Rarbi
    Daniel, Dzahini
    [J]. 2008 IEEE INTERNATIONAL CONFERENCE ON INTEGRATED CIRCUIT DESIGN AND TECHNOLOGY, PROCEEDINGS, 2008, : 135 - +
  • [38] A Cyclic Vernier Time-to-Digital Converter Synthesized from a 65nm CMOS Standard Library
    Park, Youngmin
    Wentzloff, David D.
    [J]. 2010 IEEE INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS, 2010, : 3561 - 3564
  • [39] A multi-path gated ring oscillator based time-to-digital converter in 65 nm CMOS technology
    江晨
    黄煜梅
    洪志良
    [J]. Journal of Semiconductors, 2013, (03) : 81 - 85
  • [40] A multi-path gated ring oscillator based time-to-digital converter in 65 nm CMOS technology
    江晨
    黄煜梅
    洪志良
    [J]. Journal of Semiconductors, 2013, 34 (03) : 81 - 85