3D SoC integration, beyond 2.5D chiplets

被引:22
|
作者
Beyne, Eric [1 ]
Milojevic, Dragomir [1 ]
Van der Plas, Geert [1 ]
Beyer, Gerald [1 ]
机构
[1] IMEC, Leuven, Belgium
关键词
TECHNOLOGY;
D O I
10.1109/IEDM19574.2021.9720614
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
2.5D "Chiplet" approaches allow for a dense integration of independently designed & fabricated ICs. However, this inherently adds a significant interconnect latency, therefore limiting the application to latency-tolerant applications. This added latency can be eliminated by introducing a "3D-SoC" design approach This is an extension of the highly successful 2D System-on-Chip (SoC) design methodology, where the system is automatically partitioned into separate chips that are concurrently designed & interconnected in the 3rd dimension. To realize such 3D-SoC circuits, the 3D interconnect pitch needs to be scaled further beyond the current state-of-the-art. Our current research has demonstrated the feasibility of realizing such interconnections at 7 mu m pitch for die-to-die stacking and 700nm pitch for wafer-to-wafer (W2W).
引用
收藏
页数:4
相关论文
共 50 条
  • [41] Intelligent Design Automation for 2.5/3D Heterogeneous SoC Integration Invited Paper
    Jiang, Iris Hui-Ru
    Chang, Yao-Wen
    Huang, Jiun-Lang
    Chen, Chung-Ping
    2020 IEEE/ACM INTERNATIONAL CONFERENCE ON COMPUTER AIDED-DESIGN (ICCAD), 2020,
  • [42] Multiphysics Analysis and Optimal Design of Compressible Micro-Interconnect for 2.5D/3D Heterogeneous Integration
    Zhang, Peng
    Wang, Da-Wei
    Zhao, Wen-Sheng
    Su, Jiangtao
    You, Bin
    Liu, Jun
    ELECTRONICS, 2021, 10 (18)
  • [43] HYBRID BONDING TECHNOLOGY WITH CU-CU/ADHESIVES FOR HIGH DENSITY 2.5D/3D INTEGRATION
    Sakai, Taiji
    Imaizumi, Nobuhiro
    Sakuyama, Seiki
    2016 PAN PACIFIC MICROELECTRONICS SYMPOSIUM (PAN PACIFIC), 2016,
  • [44] A feasibility study of 2.5D system integration
    Deng, YD
    Maly, W
    PROCEEDINGS OF THE IEEE 2003 CUSTOM INTEGRATED CIRCUITS CONFERENCE, 2003, : 667 - 670
  • [45] Comparison between 2.5D and 3D simulations of coronal mass ejections
    Jacobs, C.
    van der Holst, B.
    Poedts, S.
    ASTRONOMY & ASTROPHYSICS, 2007, 470 (01): : 359 - 365
  • [46] From 2.5D Bas-relief to 3D Portrait Model
    Zhang, Yu-Wei
    Wang, Wenping
    Chen, Yanzhao
    Liu, Hui
    Ji, Zhongping
    Zhang, Caiming
    COMPUTER GRAPHICS FORUM, 2020, 39 (06) : 258 - 268
  • [47] A geometrical method for migrating 3D or 2.5D seismic reflection data
    Pivot, F
    GEOPHYSICAL RESEARCH LETTERS, 1997, 24 (24) : 3321 - 3324
  • [48] Automated Inspection and Metrology for 2.5D and 3D/TSV Process Assurance
    Wood, James
    Soler, Vilmarie
    Perfecto, Eric
    Luckenbach, Thomas
    Shoukrun, Aki
    2014 IEEE 64TH ELECTRONIC COMPONENTS AND TECHNOLOGY CONFERENCE (ECTC), 2014, : 1606 - 1609
  • [49] Electrostatic Discharge Physical Verification of 2.5D/3D Integrated Circuits
    Medhat, Dina
    Dessouky, Mohamed
    Khalil, DiaaEldin
    PROCEEDINGS OF THE TWENTYFIRST INTERNATIONAL SYMPOSIUM ON QUALITY ELECTRONIC DESIGN (ISQED 2020), 2020, : 383 - 388
  • [50] Novel Cu-nanowire-based technology enabling fine pitch interconnects for 2.5D/3D Integration
    Shehzad, Adil
    Yin, Ran
    Panchenko, Iuliana
    Mueller, Maik
    Bickel, Steffen
    Wolf, Juergen M.
    Birlem, Olav
    Quednau, Sebastian
    2022 IEEE 9TH ELECTRONICS SYSTEM-INTEGRATION TECHNOLOGY CONFERENCE, ESTC, 2022, : 118 - 123