3D SoC integration, beyond 2.5D chiplets

被引:22
|
作者
Beyne, Eric [1 ]
Milojevic, Dragomir [1 ]
Van der Plas, Geert [1 ]
Beyer, Gerald [1 ]
机构
[1] IMEC, Leuven, Belgium
关键词
TECHNOLOGY;
D O I
10.1109/IEDM19574.2021.9720614
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
2.5D "Chiplet" approaches allow for a dense integration of independently designed & fabricated ICs. However, this inherently adds a significant interconnect latency, therefore limiting the application to latency-tolerant applications. This added latency can be eliminated by introducing a "3D-SoC" design approach This is an extension of the highly successful 2D System-on-Chip (SoC) design methodology, where the system is automatically partitioned into separate chips that are concurrently designed & interconnected in the 3rd dimension. To realize such 3D-SoC circuits, the 3D interconnect pitch needs to be scaled further beyond the current state-of-the-art. Our current research has demonstrated the feasibility of realizing such interconnections at 7 mu m pitch for die-to-die stacking and 700nm pitch for wafer-to-wafer (W2W).
引用
收藏
页数:4
相关论文
共 50 条
  • [21] A Novel Method of Electrical Measurement for Stacking Error in 3D/2.5D Integration
    Lee, Shih-Wei
    Kuo, Shu-Chiao
    Chen, Kuan-Neng
    JOURNAL OF NANOSCIENCE AND NANOTECHNOLOGY, 2018, 18 (02) : 1066 - 1069
  • [22] Inductance Model of a Backside Integrated Power Inductor in 2.5D/3D Integration
    Qian, Kefang
    Qian, Libo
    APPLIED SCIENCES-BASEL, 2020, 10 (22): : 1 - 9
  • [23] Material Technology for 2.5D/3D Package
    Mitsukura, Kazuyuki
    Makino, Tatsuya
    Hatakeyama, Keiichi
    Rebibis, Kenneth June
    Wang, Teng
    Capuz, Giovanni
    Duval, Fabrice
    Detalle, Mikael
    Miller, Andy
    Beyne, Eric
    IEEE CPMT SYMPOSIUM JAPAN 2015, (ICSJ 2015), 2015, : 101 - 104
  • [24] Skeletonization of 3D Images using 2.5D and 3D Algorithms
    Khan, Mohd. Sherfuddin
    Mankar, Vijay H.
    Prashanthi, G.
    Sathya, G.
    2015 1ST INTERNATIONAL CONFERENCE ON NEXT GENERATION COMPUTING TECHNOLOGIES (NGCT), 2015, : 971 - 975
  • [25] Physical Design for 3D Chiplets and System Integration
    Hou, Cliff
    PROCEEDINGS OF THE 2020 INTERNATIONAL SYMPOSIUM ON PHYSICAL DESIGN (ISPD'20), 2020, : 73 - 73
  • [26] Advanced 2.5D/3D Hetero-Integration Technologies at GINTI, Tohoku University
    Lee, K. W.
    Bea, J. C.
    Koyanagi, M.
    Fukushima, T.
    Tanaka, T.
    2015 INTERNATIONAL 3D SYSTEMS INTEGRATION CONFERENCE (3DIC 2015), 2015,
  • [27] Key Process Development on 300mm Wafer for 2.5D/3D Integration
    Song, Chongshen
    Xue, Kai
    Jiang, Feng
    Li, Hengfu
    Feng, Guangjian
    Jing, Xiangmeng
    Zhang, W.
    PROCEEDINGS OF THE 2015 IEEE INTERNATIONAL CONFERENCE ON ELECTRON DEVICES AND SOLID-STATE CIRCUITS (EDSSC), 2015, : 241 - 244
  • [28] 3D harnessing of light with 2.5D photonic crystals
    Viktorovitch, Pierre
    Ben Bakir, Badhise
    Boutami, Salim
    Leclercq, Jean-Louis
    Letartre, Xavier
    Rojo-Romeo, Pedro
    Seassal, Christian
    Zussy, Marc
    Di Cioccio, Lea
    Fedeli, Jean-Marc
    LASER & PHOTONICS REVIEWS, 2010, 4 (03) : 401 - 413
  • [29] Matching 2.5D face scans to 3D models
    Lu, XG
    Jain, AK
    Colbry, D
    IEEE TRANSACTIONS ON PATTERN ANALYSIS AND MACHINE INTELLIGENCE, 2006, 28 (01) : 31 - 43
  • [30] 网游的2.5D与3D之争
    房燕良
    程序员, 2010, (08) : 23 - 23