Partitioning and analysis of static digital CMOS circuits

被引:1
|
作者
Hubner, U
Vierhaus, HT
Camposano, R
机构
[1] Tech Univ Brandenburg, Cottbus, Germany
[2] Synopsys Inc, Mountain View, CA USA
关键词
D O I
10.1109/43.663819
中图分类号
TP3 [计算技术、计算机技术];
学科分类号
0812 ;
摘要
Performance optimization of automatic test pattern generation (ATPG) algorithms has received considerable attention. While the application of high-performance algorithms is often limited to simple gates such as AND's, OR's, and XOR, the cell libraries of silicon vendors usually contain more sophisticated structures. To deal with this problem, we present a library independent algorithm for the partitioning and analysis of static digital CMOS circuits described at the snitch level. The algorithm recognizes inverters, NAND's, and NOR's. It also checks whether a partition can set ifs output to a high impedance state, thus being capable of partitioning large bus structures with tristate gates. Our approach supports existing ATPG algorithms at the gate level, Moreover, it allows a mixed-level approach for ATPG using detailed fault models at the switch level for whatever partitions it is necessary. Our implementation processes in the alder of 2000 transistors per second. This is for circuits containing combinational and sequential logic on a state-of-the-art workstation, We processed complete chips with up to 72 000 transistors, which is clearly adequate for practical purposes.
引用
收藏
页码:1292 / 1310
页数:19
相关论文
共 50 条
  • [1] Partitioning and analysis of static digital CMOS circuits
    G. Diehl ISDN GmbH
    IEEE Trans Comput Aided Des Integr Circuits Syst, 11 (1292-1310):
  • [2] Fast power loss calculation for digital static CMOS circuits
    Gavrilov, S
    Glebov, A
    Rusakov, S
    Blaauw, D
    Jones, L
    Vijayan, G
    EUROPEAN DESIGN & TEST CONFERENCE - ED&TC 97, PROCEEDINGS, 1997, : 411 - 415
  • [3] PARTITIONING AND ORDERING OF CMOS CIRCUITS FOR SWITCH LEVEL ANALYSIS
    PAYER, M
    INTEGRATION-THE VLSI JOURNAL, 1991, 10 (02) : 113 - 141
  • [4] Impact of simultaneous switching noise on the static behavior of digital CMOS circuits
    Azais, F.
    Larguier, L.
    Renovell, M.
    PROCEEDINGS OF THE 16TH ASIAN TEST SYMPOSIUM, 2007, : 239 - 244
  • [5] Digital CMOS Circuits
    Emilio, Maurizio Di Paolo
    ELECTRONICS WORLD, 2014, 120 (1937): : 38 - 39
  • [6] Dynamic and static power co-analysis of CMOS circuits
    Institute of Computing Technology, Chinese Academy of Sciences, Beijing 100080, China
    不详
    不详
    Jisuanji Gongcheng, 2006, 10 (231-233):
  • [7] Analysis of subthreshold leakage reduction in CMOS digital circuits
    Deepaksubramanyan, Boray S.
    Nunez, Adrian
    2007 50TH MIDWEST SYMPOSIUM ON CIRCUITS AND SYSTEMS, VOLS 1-3, 2007, : 1122 - 1126
  • [8] Analysis and optimization of ground bounce in digital CMOS circuits
    Heydari, P
    Pedram, M
    2000 IEEE INTERNATIONAL CONFERENCE ON COMPUTER DESIGN: VLSI IN COMPUTERS & PROCESSORS, PROCEEDINGS, 2000, : 121 - 126
  • [9] ANALYSIS OF SPURIOUS SIGNAL PROPAGATION IN DIGITAL CMOS CIRCUITS
    MOLL, F
    RUBIO, A
    INTERNATIONAL JOURNAL OF ELECTRONICS, 1992, 73 (03) : 621 - 625
  • [10] Piecewise models for noise analysis of digital CMOS circuits
    Haydt, MS
    Mourad, S
    ISCAS 96: 1996 IEEE INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS - CIRCUITS AND SYSTEMS CONNECTING THE WORLD, VOL 3, 1996, : 265 - 268