An Ultra-Low-Voltage Bit-Interleaved Synthesizable 13T SRAM Circuit

被引:4
|
作者
Sun, Jiacong [1 ]
Guo, Hao [1 ]
Li, Geng [1 ]
Jiao, Hailong [1 ]
机构
[1] Peking Univ, Shenzhen Grad Sch, Sch Elect & Comp Engn, Shenzhen 518055, Peoples R China
基金
中国国家自然科学基金;
关键词
SRAM cells; Transistors; Standards; Libraries; Layout; CMOS technology; Latches; Bit-interleaving; edge computing; near-threshold; standard-cell-based memory (SCM); subthreshold; ultra-low power; 9T SUBTHRESHOLD SRAM; WRITE-ASSIST; FINFET TECHNOLOGY; CELL; DESIGN; MARGIN; OPERATION; SCHEME;
D O I
10.1109/JSSC.2022.3166944
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
Standard-cell-based memory (SCM) circuits with fully digital signals are attractive for power-/energy-constrained edge devices due to the strong voltage scaling capability, fast design iteration, and flexibility in integration. In this article, a 13-transistor (13T) static-random access memory (SRAM) circuit with ultra-wide range voltage scaling capability is proposed for ultra-low-power applications. By adopting the concept of SCM, the 13T SRAM cell is custom-designed, while providing fully digital inputs and outputs. Without any analog circuitry, the 13T memory array is fully synthesizable and compatible with the commercial semi-custom design flow. A specialized circuitry is employed in the 13T SRAM cell to enable cell-level bit-interleaving. An 8-kb 13T SRAM bank is fabricated in the UMC 55-nm low power CMOS technology, achieving an area density of 5 mu m(2)/bit. The minimum operational voltage for the 13T SRAM circuit is 324 mV, while the data retention voltage is down to 279 mV. The 13T SRAM circuit achieves the minimum energy point at 0.4 V for both the read (32.8 fJ/bit) and write (54.1 fJ/bit) operations, providing a good opportunity to perform voltage scaling together with logic blocks when embedded in the same power domain.
引用
收藏
页码:3477 / 3489
页数:13
相关论文
共 50 条
  • [1] A 13T Radiation Hardened SRAM Bitcell for Low-Voltage Operation
    Atias, Lior
    Teman, Adam
    Fish, Alexander
    [J]. 2013 IEEE SOI-3D-SUBTHRESHOLD MICROELECTRONICS TECHNOLOGY UNIFIED CONFERENCE (S3S), 2013,
  • [2] Single bit-line 8T SRAM cell with asynchronous dual word-line control for bit-interleaved ultra-low voltage operation
    Huang, Chi-Ray
    Chiou, Lih-Yih
    [J]. IET CIRCUITS DEVICES & SYSTEMS, 2018, 12 (06) : 713 - 719
  • [3] Design of a Bit-Interleaved Low Power 10T SRAM Cell with Enhanced Stability
    Kumar, Manoj R.
    Sridevi, P., V
    [J]. JOURNAL OF CIRCUITS SYSTEMS AND COMPUTERS, 2021, 30 (08)
  • [4] A 12T Low-Power Standard-Cell Based SRAM Circuit for Ultra-Low-Voltage Operations
    Sun, Jiacong
    Jiao, Hailong
    [J]. 17TH IEEE INTERNATIONAL CONFERENCE ON IC DESIGN AND TECHNOLOGY (ICICDT 2019), 2019,
  • [5] A single ended 6T SRAM cell design for ultra-low-voltage applications
    Singh, Jawar
    Pradhan, Dhiraj K.
    Hollis, Simon
    Mohanty, Saraju P.
    [J]. IEICE ELECTRONICS EXPRESS, 2008, 5 (18): : 750 - 755
  • [6] Design of Low Leakage Radiation Hardened 13T SRAM Cell
    Kidwai, Shahneela Jamal
    Ahmad, Sayeed
    Alam, Naushad
    [J]. 2022 5TH INTERNATIONAL CONFERENCE ON MULTIMEDIA, SIGNAL PROCESSING AND COMMUNICATION TECHNOLOGIES (IMPACT), 2022,
  • [7] A Low-Voltage Radiation-Hardened 13T SRAM Bitcell for Ultralow Power Space Applications
    Atias, Lior
    Teman, Adam
    Giterman, Robert
    Meinerzhagen, Pascal
    Fish, Alexander
    [J]. IEEE TRANSACTIONS ON VERY LARGE SCALE INTEGRATION (VLSI) SYSTEMS, 2016, 24 (08) : 2622 - 2633
  • [8] A highly efficient interface circuit for ultra-low-voltage energy harvesting
    Yang, Zheng
    Li, Yani
    Wang, Jingmin
    Zhu, Zhangming
    Yang, Yintang
    [J]. IEICE ELECTRONICS EXPRESS, 2013, 10 (24):
  • [9] Differential Read/Write 7T SRAM With Bit-Interleaved Structure for Near-Threshold Operation
    Oh, Ji Sang
    Park, Juhyun
    Cho, Keonhee
    Oh, Tae Woo
    Jung, Seong-Ook
    [J]. IEEE ACCESS, 2021, 9 : 64105 - 64115
  • [10] Single-Event Upset Tolerance Study of a Low-Voltage 13T Radiation-Hardened SRAM Bitcell
    Scheuer, Kevin
    Holmes, Jason
    Galyaev, Evgeny
    Blyth, David
    Alarcon, Ricardo
    [J]. IEEE TRANSACTIONS ON NUCLEAR SCIENCE, 2020, 67 (08) : 1846 - 1851