An Ultra-Low-Voltage Bit-Interleaved Synthesizable 13T SRAM Circuit

被引:4
|
作者
Sun, Jiacong [1 ]
Guo, Hao [1 ]
Li, Geng [1 ]
Jiao, Hailong [1 ]
机构
[1] Peking Univ, Shenzhen Grad Sch, Sch Elect & Comp Engn, Shenzhen 518055, Peoples R China
基金
中国国家自然科学基金;
关键词
SRAM cells; Transistors; Standards; Libraries; Layout; CMOS technology; Latches; Bit-interleaving; edge computing; near-threshold; standard-cell-based memory (SCM); subthreshold; ultra-low power; 9T SUBTHRESHOLD SRAM; WRITE-ASSIST; FINFET TECHNOLOGY; CELL; DESIGN; MARGIN; OPERATION; SCHEME;
D O I
10.1109/JSSC.2022.3166944
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
Standard-cell-based memory (SCM) circuits with fully digital signals are attractive for power-/energy-constrained edge devices due to the strong voltage scaling capability, fast design iteration, and flexibility in integration. In this article, a 13-transistor (13T) static-random access memory (SRAM) circuit with ultra-wide range voltage scaling capability is proposed for ultra-low-power applications. By adopting the concept of SCM, the 13T SRAM cell is custom-designed, while providing fully digital inputs and outputs. Without any analog circuitry, the 13T memory array is fully synthesizable and compatible with the commercial semi-custom design flow. A specialized circuitry is employed in the 13T SRAM cell to enable cell-level bit-interleaving. An 8-kb 13T SRAM bank is fabricated in the UMC 55-nm low power CMOS technology, achieving an area density of 5 mu m(2)/bit. The minimum operational voltage for the 13T SRAM circuit is 324 mV, while the data retention voltage is down to 279 mV. The 13T SRAM circuit achieves the minimum energy point at 0.4 V for both the read (32.8 fJ/bit) and write (54.1 fJ/bit) operations, providing a good opportunity to perform voltage scaling together with logic blocks when embedded in the same power domain.
引用
下载
收藏
页码:3477 / 3489
页数:13
相关论文
共 50 条
  • [21] A 0.2 V, 480 kb subthreshold SRAM with 1 k cells per bitline for ultra-low-voltage computing
    Kim, Tae-Hyoung
    Liu, Jason
    Keane, John
    Kim, Chris H.
    IEEE JOURNAL OF SOLID-STATE CIRCUITS, 2008, 43 (02) : 518 - 529
  • [22] A 256-kb 65-nm sub-threshold SRAM design for ultra-low-voltage operation
    Calhoun, Benton Highsmith
    Chandrakasan, Anantha P.
    IEEE JOURNAL OF SOLID-STATE CIRCUITS, 2007, 42 (03) : 680 - 688
  • [23] An Ultra-Low-Voltage 160 MS/s 7 Bit Interpolated Pipeline ADC Using Dynamic Amplifiers
    Lin, James
    Paik, Daehwa
    Lee, Seungjong
    Miyahara, Masaya
    Matsuzawa, Akira
    IEEE JOURNAL OF SOLID-STATE CIRCUITS, 2015, 50 (06) : 1399 - 1411
  • [24] High Energy Efficient Ultra-low Voltage SRAM Design: Device, Circuit, and Architecture
    Kim, Tony T.
    Wang, Bo
    Anh Tuan Do
    2012 INTERNATIONAL SOC DESIGN CONFERENCE (ISOCC), 2012, : 367 - 370
  • [25] A 290-mV, 7-nm Ultra-Low-Voltage One-Port SRAM Compiler Design Using a 12T Write Contention and Read Upset Free Bit-Cell
    Sinangil, Mahmut E.
    Lin, Yen-Ting
    Liao, Hung-Jen
    Chang, Jonathan
    IEEE JOURNAL OF SOLID-STATE CIRCUITS, 2019, 54 (04) : 1152 - 1160
  • [26] Ultra-low-voltage SOI CMOS inverting driver circuit using effective charge pump based on bootstrap technique
    Chen, JHT
    Kuo, JB
    ELECTRONICS LETTERS, 2003, 39 (02) : 183 - 185
  • [27] Parallel Balanced-Bit-Serial Design Technique for Ultra-Low-Voltage Circuits With Energy Saving and Area Efficiency Enhancement
    Wu, Bing-Chen
    Wey, I-Chyn
    IEEE TRANSACTIONS ON CIRCUITS AND SYSTEMS I-REGULAR PAPERS, 2018, 65 (01) : 141 - 153
  • [28] An Ultra-Low-Voltage LC-VCO with a Frequency Extension Circuit for Future 0.5-V Clock Generation
    Deng, Wei
    Okada, Kenichi
    Matsuzawa, Akira
    2011 16TH ASIA AND SOUTH PACIFIC DESIGN AUTOMATION CONFERENCE (ASP-DAC), 2011,
  • [29] Optimal Design of 6T SRAM Bitcells for Ultra Low-Voltage Operation
    Ghonem, Amgad A.
    Farid, Mostafa F.
    Dessouky, Mohamed
    2015 IEEE CONFERENCE ON ELECTRONICS, CIRCUITS, AND SYSTEMS (ICECS), 2015, : 454 - 457
  • [30] A Bit-Interleaved 2-Port Subthreshold 6T SRAM Array with High Write-Ability and SNM-Free Read in 90 nm
    Sil, Abhijit
    Bayoumi, Magdy
    JOURNAL OF LOW POWER ELECTRONICS, 2011, 7 (01) : 96 - 109