An Ultra-Low-Voltage Bit-Interleaved Synthesizable 13T SRAM Circuit

被引:4
|
作者
Sun, Jiacong [1 ]
Guo, Hao [1 ]
Li, Geng [1 ]
Jiao, Hailong [1 ]
机构
[1] Peking Univ, Shenzhen Grad Sch, Sch Elect & Comp Engn, Shenzhen 518055, Peoples R China
基金
中国国家自然科学基金;
关键词
SRAM cells; Transistors; Standards; Libraries; Layout; CMOS technology; Latches; Bit-interleaving; edge computing; near-threshold; standard-cell-based memory (SCM); subthreshold; ultra-low power; 9T SUBTHRESHOLD SRAM; WRITE-ASSIST; FINFET TECHNOLOGY; CELL; DESIGN; MARGIN; OPERATION; SCHEME;
D O I
10.1109/JSSC.2022.3166944
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
Standard-cell-based memory (SCM) circuits with fully digital signals are attractive for power-/energy-constrained edge devices due to the strong voltage scaling capability, fast design iteration, and flexibility in integration. In this article, a 13-transistor (13T) static-random access memory (SRAM) circuit with ultra-wide range voltage scaling capability is proposed for ultra-low-power applications. By adopting the concept of SCM, the 13T SRAM cell is custom-designed, while providing fully digital inputs and outputs. Without any analog circuitry, the 13T memory array is fully synthesizable and compatible with the commercial semi-custom design flow. A specialized circuitry is employed in the 13T SRAM cell to enable cell-level bit-interleaving. An 8-kb 13T SRAM bank is fabricated in the UMC 55-nm low power CMOS technology, achieving an area density of 5 mu m(2)/bit. The minimum operational voltage for the 13T SRAM circuit is 324 mV, while the data retention voltage is down to 279 mV. The 13T SRAM circuit achieves the minimum energy point at 0.4 V for both the read (32.8 fJ/bit) and write (54.1 fJ/bit) operations, providing a good opportunity to perform voltage scaling together with logic blocks when embedded in the same power domain.
引用
收藏
页码:3477 / 3489
页数:13
相关论文
共 50 条
  • [41] Design Technology Co-Optimization of 3D-monolithic standard cells and SRAM exploiting dynamic back-bias for ultra-low-voltage operation
    Andrieu, F.
    Berthelon, R.
    Boumchedda, R.
    Tricaud, G.
    Brunet, L.
    Batude, P.
    Mathieu, B.
    Avelar, E.
    de Sousa, A. Ayres
    Cibrario, G.
    Rozeau, O.
    Lacord, J.
    Billoint, O.
    Fenouillet-Beranger, C.
    Guissi, S.
    Fried, D.
    Morin, P.
    Noel, J. P.
    Giraud, B.
    Thuries, S.
    Arnaud, F.
    Vinet, M.
    2017 IEEE INTERNATIONAL ELECTRON DEVICES MEETING (IEDM), 2017,
  • [42] Stable Local Bit-Line 6 T SRAM Architecture Design for Low-Voltage Operation and Access Enhancement
    Sheu, Ming-Hwa
    Morsalin, S. M. Salahuddin
    Tsai, Chang-Ming
    Yang, Cheng-Jie
    Hsia, Shih-Chang
    Hsueh, Ya-Hsin
    Lin, Jin-Fa
    Chang, Chuan-Yu
    ELECTRONICS, 2021, 10 (06) : 1 - 11
  • [43] Design and Analysis of Si/GaSb HTFET-Based 7T SRAM Cell for Ultra-Low Voltage Applications
    Kannam, Sai Lakshmi Prasanth
    Gadarapulla, Rasheed
    Sriadibhatla, Sridevi
    Nagulapalli, Rajasekhar
    SILICON, 2024, 16 (06) : 2369 - 2383
  • [44] Design and Analysis of Si/GaSb HTFET-Based 7T SRAM Cell for Ultra-Low Voltage Applications
    Sai Lakshmi Prasanth Kannam
    Rasheed Gadarapulla
    Sridevi Sriadibhatla
    Rajasekhar Nagulapalli
    Silicon, 2024, 16 : 2369 - 2383
  • [45] A 32 kb 9T near-threshold SRAM with enhanced read ability at ultra-low voltage operation
    Kim, Tony Tae-Hyoung
    Lee, Zhao Chuan
    Anh Tuan Do
    SOLID-STATE ELECTRONICS, 2018, 139 : 60 - 68
  • [46] An Ultra-low-Voltage Energy-efficient Dynamic Fully-Regenerative Latch-based Level-Shifter Circuit with Tunnel-FET & FinFET devices
    Cai, Qiao
    Ji, Yuxin
    Ma, Ce
    Li, Xiaocui
    Zhou, Ting
    Zhao, Jian
    Li, Yongfu
    2021 IEEE INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS (ISCAS), 2021,
  • [47] Design of an Ultra-low Voltage 9T SRAM With Equalized Bitline Leakage and CAM-Assisted Energy Efficiency Improvement
    Wang, Bo
    Truc Quynh Nguyen
    Do, Anh Tuan
    Zhou, Jun
    Je, Minkyu
    Kim, Tony Tae-Hyoung
    IEEE TRANSACTIONS ON CIRCUITS AND SYSTEMS I-REGULAR PAPERS, 2015, 62 (02) : 441 - 448
  • [48] A 32kb 9T SRAM with PVT-tracking Read Margin Enhancement for Ultra-low Voltage Operation
    Do, Anh-Tuan
    Yeo, Kiat-Seng
    Kim, Tony Tae-Hyoung
    2015 IEEE INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS (ISCAS), 2015, : 2553 - 2556
  • [49] A Disturb-Free 10T SRAM Cell with High Read Stability and Write Ability for Ultra-Low Voltage Operations
    Zhang, Jiubai
    He, Yajuan
    Wu, Xiaoqing
    Zhang, Bo
    2018 IEEE ASIA PACIFIC CONFERENCE ON CIRCUITS AND SYSTEMS (APCCAS 2018), 2018, : 305 - 308
  • [50] Real-time bit-line leakage balance circuit with four-input low-offset SA considering threshold voltage for SRAM stability design
    Peng, Chunyu
    Hu, Wei
    Zheng, Hao
    Lu, Wenjuan
    Dai, Chenghu
    Wu, Xiulong
    Lin, Zhiting
    Chen, Junning
    INTERNATIONAL JOURNAL OF CIRCUIT THEORY AND APPLICATIONS, 2024,