A 12T Low-Power Standard-Cell Based SRAM Circuit for Ultra-Low-Voltage Operations

被引:0
|
作者
Sun, Jiacong [1 ]
Jiao, Hailong [1 ]
机构
[1] Peking Univ, Shenzhen Grad Sch, Sch Elect & Comp Engn, VLSI Lab, Shenzhen, Guangdong, Peoples R China
关键词
SCM; subthreshold; near-threshold; ultra-low power;
D O I
10.1109/icicdt.2019.8790912
中图分类号
TP [自动化技术、计算机技术];
学科分类号
0812 ;
摘要
Ultra-low voltage ultra-low power on-chip memory circuits are highly desirable for portable and wearable applications. A new twelve-transistor (12T) Standard-Cell based Memory (SCM) circuit is proposed in this paper. Two gating transistors are used for each column of SRAM cells to achieve high area efficiency and low write energy consumption. Two-stage read-out scheme is used to reduce both the read delay and energy consumption. The read and write energy consumption per operation is reduced by up to 91.8% and 45.6%, respectively, as compared to the previously published SCM circuit in a 65-nm CMOS technology. The read delay and cell layout area are also reduced by up to 92.7% and 22.9%, respectively, by the proposed SCM circuit compared to the previously published SCM circuit. Furthermore, the standard cell based topology guarantees high data stability and write ability with the proposed 12T SRAM cell.
引用
收藏
页数:4
相关论文
共 50 条
  • [1] A design of low swing and multi threshold voltage based low power 12T SRAM cell
    Upadhyay, P.
    Kar, R.
    Mandal, D.
    Ghoshal, S. P.
    [J]. COMPUTERS & ELECTRICAL ENGINEERING, 2015, 45 : 108 - 121
  • [2] A Novel Low Power 12T SRAM Cell with Improved SNM
    Sharma, Ashima
    Bharti, Manisha
    [J]. PROCEEDINGS OF THE 2019 6TH INTERNATIONAL CONFERENCE ON COMPUTING FOR SUSTAINABLE GLOBAL DEVELOPMENT (INDIACOM), 2019, : 98 - 101
  • [3] A Schmitt-trigger based low read power 12T SRAM cell
    Ashish Sachdeva
    V. K. Tomar
    [J]. Analog Integrated Circuits and Signal Processing, 2020, 105 : 275 - 295
  • [4] A Schmitt-trigger based low read power 12T SRAM cell
    Sachdeva, Ashish
    Tomar, V. K.
    [J]. ANALOG INTEGRATED CIRCUITS AND SIGNAL PROCESSING, 2020, 105 (02) : 275 - 295
  • [5] Design of Low Power with Expanded Noise Margin Subthreshold 12T SRAM Cell for Ultra-Low Power Devices
    Kumar, Harekrishna
    Tomar, V. K.
    [J]. JOURNAL OF CIRCUITS SYSTEMS AND COMPUTERS, 2021, 30 (06)
  • [6] An Ultra-Low-Voltage Bit-Interleaved Synthesizable 13T SRAM Circuit
    Sun, Jiacong
    Guo, Hao
    Li, Geng
    Jiao, Hailong
    [J]. IEEE JOURNAL OF SOLID-STATE CIRCUITS, 2022, 57 (11) : 3477 - 3489
  • [7] A write-improved low-power 12T SRAM cell for wearable wireless sensor nodes
    Sharma, Vishal
    Vishvakarma, Santosh
    Chouhan, Shailesh Singh
    Halonen, Kari
    [J]. INTERNATIONAL JOURNAL OF CIRCUIT THEORY AND APPLICATIONS, 2018, 46 (12) : 2314 - 2333
  • [8] Ultra-low Power 12T Dual Port SRAM for Hardware Accelerators
    Wang, Bo
    Zhou, Lun
    Kim, Tony T.
    [J]. 2014 INTERNATIONAL SOC DESIGN CONFERENCE (ISOCC), 2014, : 274 - 275
  • [9] Low Power with High Stability 12T MTCMOS Based SRAM Cell for Write Operation
    Upadhyay, Prashant
    Kar, Rajib
    Mandal, Durbadal
    Ghoshal, Sakti P.
    [J]. 2014 INTERNATIONAL CONFERENCE ON COMMUNICATIONS AND SIGNAL PROCESSING (ICCSP), 2014,
  • [10] An Ultra-Low-Voltage and Low-Power x 2 Subharmonic Downconverter Mixer
    He, Shan
    Saavedra, Carlos E.
    [J]. IEEE TRANSACTIONS ON MICROWAVE THEORY AND TECHNIQUES, 2012, 60 (02) : 311 - 317