Approximate Radix-4 Booth Multiplication Circuit

被引:1
|
作者
Kim, Kibeom [1 ]
Hwang, Seokha [2 ]
Lee, Youngjoo [1 ]
Lee, Sunggu [1 ]
机构
[1] Pohang Univ Sci & Technol POSTECH, Dept Elect Engn, Pohang 37673, South Korea
[2] Samsung Elect, Memory Business, Hwasung 18448, South Korea
关键词
Approximate computing; digital circuit; multiplier; Booth encoding; power/accuracy tradeoff; LOW-POWER; MULTIPLIERS;
D O I
10.5573/JSTS.2019.19.5.435
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
Many modern applications, such as object recognition using deep neural networks, require extremely large numbers of multiplications, but can sacrifice accuracy in order to achieve lower power usage and faster operation. This paper proposes a new approximate multiplier design based on radix-4 Booth encoding. The key novel aspect of the proposed design is that approximate circuits are designed to create intermediate terms, which are then used as the common inputs to almost all of the logic within one entire row of a partial product array, resulting in a multi-level logic circuit implementation with extremely low delay and power usage characteristics. The proposed 8-bit (16-bit) design improves the power delay product by 17.1% to 30.3% (88.9% to 96.4%) over the previous best designs. By using accurate, approximated, and truncated regions, a wide range of approximate multiplier designs with different error characteristics are possible. Using normalized mean error distance and relative error distance metrics, simulations using synthesized circuits are used to show that the proposed designs have significantly improved power/accuracy tradeoffs over the previous best designs.
引用
收藏
页码:435 / 445
页数:11
相关论文
共 50 条
  • [31] 基于Radix-4 Booth编码的乘法器优化设计
    陈海民
    李峥
    谢铁顿
    计算机工程, 2012, 38 (01) : 233 - 235
  • [32] Design of a radix-4 booth multiplier with neighborhood dependent approach for video processing applications
    Ngo, Hau T.
    Asari, Vijayan K.
    2007 50TH MIDWEST SYMPOSIUM ON CIRCUITS AND SYSTEMS, VOLS 1-3, 2007, : 45 - 48
  • [33] Low-Latency Radix-4 Multiplication Algorithm over Finite Fields
    Kim, Kee-Won
    Lee, Hyun-Ho
    Kim, Seung-Hoon
    FUTURE DATA AND SECURITY ENGINEERING, 2017, 10646 : 64 - 72
  • [34] A digit reversal circuit for the variable-length radix-4 FFT
    Ok, Seung Ho
    Moon, Byung In
    PROCEEDINGS OF FUTURE GENERATION COMMUNICATION AND NETWORKING, WORKSHOP PAPERS, VOL 2, 2007, : 499 - 503
  • [35] Design of Radix-4 Squaring Circuit using Dual Recoding Technique
    Bhagat, A. N.
    Hajare, S. P.
    Dakhole, P. K.
    2015 INTERNATIONAL CONFERENCE ON COMMUNICATIONS AND SIGNAL PROCESSING (ICCSP), 2015, : 989 - 993
  • [36] Bit-Separable Radix-4 Booth Multiplier for Power-Efficient CNN Accelerator
    Park, Seunghyun
    Park, Daejin
    2024 IEEE SYMPOSIUM IN LOW-POWER AND HIGH-SPEED CHIPS, COOL CHIPS 27, 2024,
  • [37] VHDL modeling of booth Radix-4 floating point multiplier for VLSI designer's library
    Faculty of Engineering, Multimedia University, Persiaran Multimedia, Cyberjaya, Malaysia
    WSEAS Trans. Syst., 2013, 12 (678-688):
  • [38] Low-power-delay-product radix-4 8*8 Booth multiplier in CMOS
    Xue, H.
    Patel, R.
    Boppana, N. V. V. K.
    Ren, S.
    ELECTRONICS LETTERS, 2018, 54 (06) : 344 - +
  • [39] High speed Radix-4 Booth scheme in CNTFET technology for high performance parallel multipliers
    Rahnamaei, Ali
    Fatin, Gholamreza Zare
    Eskandarian, Abdollah
    INTERNATIONAL JOURNAL OF NANO DIMENSION, 2019, 10 (03) : 281 - 290
  • [40] Precomputation-based radix-4 CORDIC for approximate rotations and Hough transform
    Parmar, Yashrajsinh
    Sridharan, Krishnamurthy
    IET CIRCUITS DEVICES & SYSTEMS, 2018, 12 (04) : 413 - 423