Approximate Radix-4 Booth Multiplication Circuit

被引:1
|
作者
Kim, Kibeom [1 ]
Hwang, Seokha [2 ]
Lee, Youngjoo [1 ]
Lee, Sunggu [1 ]
机构
[1] Pohang Univ Sci & Technol POSTECH, Dept Elect Engn, Pohang 37673, South Korea
[2] Samsung Elect, Memory Business, Hwasung 18448, South Korea
关键词
Approximate computing; digital circuit; multiplier; Booth encoding; power/accuracy tradeoff; LOW-POWER; MULTIPLIERS;
D O I
10.5573/JSTS.2019.19.5.435
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
Many modern applications, such as object recognition using deep neural networks, require extremely large numbers of multiplications, but can sacrifice accuracy in order to achieve lower power usage and faster operation. This paper proposes a new approximate multiplier design based on radix-4 Booth encoding. The key novel aspect of the proposed design is that approximate circuits are designed to create intermediate terms, which are then used as the common inputs to almost all of the logic within one entire row of a partial product array, resulting in a multi-level logic circuit implementation with extremely low delay and power usage characteristics. The proposed 8-bit (16-bit) design improves the power delay product by 17.1% to 30.3% (88.9% to 96.4%) over the previous best designs. By using accurate, approximated, and truncated regions, a wide range of approximate multiplier designs with different error characteristics are possible. Using normalized mean error distance and relative error distance metrics, simulations using synthesized circuits are used to show that the proposed designs have significantly improved power/accuracy tradeoffs over the previous best designs.
引用
收藏
页码:435 / 445
页数:11
相关论文
共 50 条
  • [41] Optimizing Encoder and Decoder Blocks for a Power-Efficient Radix-4 Modified Booth Multiplier
    Scheunemann, Jean C.
    Sigales, Marlon S.
    Fonseca, Mateus B.
    da Costa, Eduardo A. C.
    34TH SBC/SBMICRO/IEEE/ACM SYMPOSIUM ON INTEGRATED CIRCUITS AND SYSTEMS DESIGN (SBCCI 2021), 2021,
  • [42] A Hybrid Radix-4 and Approximate Logarithmic Multiplier for Energy Efficient Image Processing
    Lotric, Uros
    Pilipovic, Ratko
    Bulic, Patricio
    ELECTRONICS, 2021, 10 (10)
  • [43] Exact and approximate Radix-4 recoding multipliers for high-efficiency computation
    Zhu, Xinyu
    Li, Hongge
    Song, Yinjie
    MICROELECTRONICS JOURNAL, 2025, 157
  • [44] Improving Radix-4 Feedforward Scalable Montgomery Modular Multiplier by Precomputation and Double Booth-Encodings
    Wu, Tao
    2013 3RD INTERNATIONAL CONFERENCE ON COMPUTER SCIENCE AND NETWORK TECHNOLOGY (ICCSNT), 2013, : 596 - 600
  • [45] 基于Radix-4 Booth编码的12位乘累加运算单元设计
    吴秀龙
    王光辰
    中国集成电路, 2025, 34 (03) : 55 - 62
  • [46] A New Variant Of Radix-4 FFT
    Khan, Mohammed Zafar Ali
    Qadeer, Shaik
    2016 THIRTEENTH IEEE AND IFIP INTERNATIONAL CONFERENCE ON WIRELESS AND OPTICAL COMMUNICATIONS NETWORKS (WOCN), 2016,
  • [47] The Design of Radix-4 FFT by FPGA
    Sun, Zhijian
    Liu, Xuemei
    Ji, Zhongxing
    2008 INTERNATIONAL SYMPOSIUM ON INTELLIGENT INFORMATION TECHNOLOGY APPLICATION WORKSHOP: IITA 2008 WORKSHOPS, PROCEEDINGS, 2008, : 765 - +
  • [48] Performance analysis of radix-4 adders
    Asif, Shahzad
    Vesterbacka, Mark
    INTEGRATION-THE VLSI JOURNAL, 2012, 45 (02) : 111 - 120
  • [49] Efficient Radix-4 Approximated Modified Booth Multiplier for Signal Processing and Computer Vision: A Probabilistic Design Approach
    Gowda, Bindu G.
    Prashanth, H. C.
    Muralidhara, V. N.
    Rao, Madhav
    2024 25TH INTERNATIONAL SYMPOSIUM ON QUALITY ELECTRONIC DESIGN, ISQED 2024, 2024,
  • [50] Area-delay efficient Radix-4 8x8 Booth multiplier for DSP applications
    Singhal, Subodh K.
    Patel, Sujit K.
    Mahajan, Anurag
    Saxena, Gaurav
    TURKISH JOURNAL OF ELECTRICAL ENGINEERING AND COMPUTER SCIENCES, 2021, 29 (04) : 2012 - 2028