A clock distribution technique with an automatic skew compensation circuit

被引:0
|
作者
Sutoh, H [1 ]
Yamakoshi, K [1 ]
机构
[1] NTT, Syst Elect Labs, Atsugi, Kanagawa 2430198, Japan
关键词
clock skew; clock distribution; compensation; variable delay line; CMOS;
D O I
暂无
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
This paper describes a low-skew clock distribution technique for multiple targets. An automatic skew compensation circuit, that detects the round-trip delay through a pair of matched interconnection lines and corrects the delay of the variable delay lines, maintains clock skew and delay from among multiple targets below the resolution time of the variable delay lines without any manual adjustment. Measured results show that the initial clock skew of 900 ps is automatically reduced to 30 ps at a clock frequency of up to 250 MHz with 60 ps of clock jitter. Moreover, they show that the initial clock delay of 1500 ps is cancelled and 60 ps of clock delay can be achieved. The power dissipation is 100 mW at 250 MHz.
引用
收藏
页码:277 / 283
页数:7
相关论文
共 50 条
  • [11] CLOCK TREE STRUCTURE WITH REDUCED WIRE LENGTH USING THE MATCHED-DELAY SKEW COMPENSATION TECHNIQUE
    Esmaeili, S. E.
    Farhangi, A. M.
    Al-Khalili, A. J.
    Cowan, G. E. R.
    2012 25TH IEEE CANADIAN CONFERENCE ON ELECTRICAL & COMPUTER ENGINEERING (CCECE), 2012,
  • [12] Zero skew differential clock distribution network
    Zarrabi, Houman
    Saaied, Haydar
    Al-Khalili, A. J.
    Savaria, Yvon
    2006 IEEE INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS, VOLS 1-11, PROCEEDINGS, 2006, : 2077 - 2080
  • [13] Low cost scheme for on-line clock skew compensation
    Omaña, M
    Rossi, D
    Metra, C
    23RD IEEE VLSI TEST SYMPOSIUM, PROCEEDINGS, 2005, : 90 - 95
  • [14] Statistical Clock Skew Modeling and Analysis for Resonant Clock Distribution Networks
    Li, Lei
    Hu, Jianhao
    He, Chun
    Zhou, Wanting
    2009 INTERNATIONAL CONFERENCE ON COMMUNICATIONS, CIRCUITS AND SYSTEMS PROCEEDINGS, VOLUMES I & II: COMMUNICATIONS, NETWORKS AND SIGNAL PROCESSING, VOL I/ELECTRONIC DEVICES, CIRUITS AND SYSTEMS, VOL II, 2009, : 1024 - 1028
  • [15] Clock Skew Reduction by Link-region Technique
    Saeidi, R.
    Masoumi, N.
    IEEE MWSCAS'06: PROCEEDINGS OF THE 2006 49TH MIDWEST SYMPOSIUM ON CIRCUITS AND SYSTEMS,, 2006, : 213 - +
  • [16] Skew Variation Compensating Technique for Clock Mesh Networks
    Jung, Gunok
    Hong, Sahun
    Lee, Donggyu
    Park, Jinsoo
    Yi, Sangdon
    Kwon, Yohan
    Cho, Ukrae
    Park, Sung Bae
    2008 IEEE ASIA PACIFIC CONFERENCE ON CIRCUITS AND SYSTEMS (APCCAS 2008), VOLS 1-4, 2008, : 894 - 897
  • [17] Dynamic thermal clock skew compensation using tunable delay buffers
    Chakraborty, A.
    Duraisami, K.
    Sathanur, A.
    Sithambaram, R.
    Benini, L.
    Macii, A.
    Macii, E.
    Poncino, M.
    ISLPED '06: PROCEEDINGS OF THE 2006 INTERNATIONAL SYMPOSIUM ON LOW POWER ELECTRONICS AND DESIGN, 2006, : 162 - 167
  • [18] Compensation for clock skew in voice over packet networks by speech interpolation
    Trump, T
    2004 IEEE INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS, VOL 5, PROCEEDINGS, 2004, : 608 - 611
  • [19] Empirical model of skew in clock-distribution grids
    Kasprowicz, D.
    PROCEEDINGS OF THE INTERNATIONAL CONFERENCE MIXED DESIGN OF INTEGRATED CIRCUITS AND SYSTEMS, 2006, : 463 - 468
  • [20] Dynamic thermal clock skew compensation using tunable delay buffers
    Chakraborty, Ashutosh
    Duraisami, Karthik
    Sathanur, Ashoka
    Sithambaram, Prassanna
    Benini, Luca
    Macii, Alberto
    Macii, Enrico
    Poncino, Massimo
    IEEE TRANSACTIONS ON VERY LARGE SCALE INTEGRATION (VLSI) SYSTEMS, 2008, 16 (06) : 639 - 649