Zero skew differential clock distribution network

被引:0
|
作者
Zarrabi, Houman [1 ]
Saaied, Haydar
Al-Khalili, A. J.
Savaria, Yvon
机构
[1] Concordia Univ, ECE Dept, Montreal, PQ, Canada
[2] Ecole Polytech, ECE Dept, Montreal, PQ, Canada
来源
2006 IEEE INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS, VOLS 1-11, PROCEEDINGS | 2006年
关键词
D O I
10.1109/ISCAS.2006.1693025
中图分类号
TP3 [计算技术、计算机技术];
学科分类号
0812 ;
摘要
Clock uncertainty is a major concern in current high performance clock network design. A differential clocking scheme provides noise immunity and can address this challenge. In this paper, a differential line equivalent delay model is proposed to obtain zero skew differential clock networks. The method is applied to various benchmarks. On average, 97% skew reduction is obtained compared to the solution derived with the classic Elmore model. To improve performance of zero skew differential clock networks, differential buffers based on dynamic threshold transistors are proposed. Incorporation of proposed buffers to low swing zero skew differential clock network shows 25% delay improvement compared to conventional buffers. Moreover, the incorporation of proposed design methods shows 25% and 6% skew variations reduction in presence of power supply variations and crosstalk noise respectively, compared to low swing single-node clock distribution networks.
引用
收藏
页码:2077 / 2080
页数:4
相关论文
共 50 条
  • [1] A methodology for parallel synthesis of zero Skew differential Clock Distribution Networks
    Zarrabi, Houman
    Zilic, Zeljko
    Al-Khalili, A. J.
    Savaria, Yvon
    2007 IEEE NORTH-EAST WORKSHOP ON CIRCUITS AND SYSTEMS, 2007, : 127 - +
  • [2] A non-zero clock skew scheduling algorithm for high speed clock distribution network
    Maaz, MB
    Bayoumi, MA
    42ND MIDWEST SYMPOSIUM ON CIRCUITS AND SYSTEMS, PROCEEDINGS, VOLS 1 AND 2, 1999, : 800 - 803
  • [3] A non-zero clock skew scheduling algorithm for high speed clock distribution network
    Maaz, MB
    Bayoumi, MA
    ISCAS '99: PROCEEDINGS OF THE 1999 IEEE INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS, VOL 6: CIRCUITS ANALYSIS, DESIGN METHODS, AND APPLICATIONS, 1999, : 382 - 385
  • [4] Clock skew analysis in optical clock distribution network
    Tosik, Grzegorz
    Abramowicz, Filip
    Lisik, Zbigniew
    Gaffiot, Frederic
    2007 PROCEEDINGS OF THE 9TH INTERNATIONAL CONFERENCE ON THE EXPERIENCE OF DESIGNING AND APPLICATION OF CAD SYSTEMS IN MICROELECTRONICS, 2007, : 422 - +
  • [5] A Sub-Resonant 40GHz Clock Distribution Network with Near Zero Skew
    Aryanfar, Farshid
    Wu, Ting
    Koochakzadeh, Masoud
    Werner, Carl
    Chang, Ken
    2010 IEEE MTT-S INTERNATIONAL MICROWAVE SYMPOSIUM DIGEST (MTT), 2010, : 1190 - 1193
  • [6] Adaptive wire adjustment for bounded skew Clock Distribution Network
    Saaied, H
    Al-Khalili, D
    Al-Khalili, A
    Nekili, M
    ASP-DAC 2003: PROCEEDINGS OF THE ASIA AND SOUTH PACIFIC DESIGN AUTOMATION CONFERENCE, 2003, : 243 - 248
  • [7] A global minimum clock distribution network augmentation algorithm for guaranteed clock skew yield
    Liu, Bao
    Kahng, Andrew B.
    Xu, Xu
    Hu, Jiang
    Venkataraman, Ganesh
    PROCEEDINGS OF THE ASP-DAC 2007, 2007, : 25 - +
  • [8] Zero skew clock routing for fast clock tree generation
    Reaz, M. B. I.
    Amin, Nowshad
    Ibrahimy, M. I.
    Mohd-Yasin, F.
    Mohammad, A.
    2008 CANADIAN CONFERENCE ON ELECTRICAL AND COMPUTER ENGINEERING, VOLS 1-4, 2008, : 23 - +
  • [9] ZERO SKEW CLOCK ROUTING WITH MINIMUM WIRELENGTH
    CHAO, TH
    HSU, YC
    HO, JM
    BOESE, KD
    KAHNG, AB
    IEEE TRANSACTIONS ON CIRCUITS AND SYSTEMS II-ANALOG AND DIGITAL SIGNAL PROCESSING, 1992, 39 (11): : 799 - 814
  • [10] Zero Skew Clock Synthesis in VLSI Design
    Wu, Guirong
    Jia, Song
    Wang, Yuan
    Zhang, Ganggang
    2009 ASIA PACIFIC CONFERENCE ON POSTGRADUATE RESEARCH IN MICROELECTRONICS AND ELECTRONICS (PRIMEASIA 2009), 2009, : 213 - 216