A clock distribution technique with an automatic skew compensation circuit

被引:0
|
作者
Sutoh, H [1 ]
Yamakoshi, K [1 ]
机构
[1] NTT, Syst Elect Labs, Atsugi, Kanagawa 2430198, Japan
关键词
clock skew; clock distribution; compensation; variable delay line; CMOS;
D O I
暂无
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
This paper describes a low-skew clock distribution technique for multiple targets. An automatic skew compensation circuit, that detects the round-trip delay through a pair of matched interconnection lines and corrects the delay of the variable delay lines, maintains clock skew and delay from among multiple targets below the resolution time of the variable delay lines without any manual adjustment. Measured results show that the initial clock skew of 900 ps is automatically reduced to 30 ps at a clock frequency of up to 250 MHz with 60 ps of clock jitter. Moreover, they show that the initial clock delay of 1500 ps is cancelled and 60 ps of clock delay can be achieved. The power dissipation is 100 mW at 250 MHz.
引用
收藏
页码:277 / 283
页数:7
相关论文
共 50 条
  • [31] Adaptive wire adjustment for bounded skew Clock Distribution Network
    Saaied, H
    Al-Khalili, D
    Al-Khalili, A
    Nekili, M
    ASP-DAC 2003: PROCEEDINGS OF THE ASIA AND SOUTH PACIFIC DESIGN AUTOMATION CONFERENCE, 2003, : 243 - 248
  • [32] Automated synthesis of skew-based clock distribution networks
    Neves, JL
    Friedman, EG
    VLSI DESIGN, 1998, 7 (01) : 31 - 57
  • [33] A reliable low-power fast skew-compensation circuit
    Wang, YM
    Wang, JS
    ASP-DAC 2004: PROCEEDINGS OF THE ASIA AND SOUTH PACIFIC DESIGN AUTOMATION CONFERENCE, 2004, : 547 - 548
  • [34] Dynamic Clock Stretching for Variation Compensation in VLSI Circuit Design
    Mahalingam, Venkataraman
    Ranganathan, Nagarajan
    Hyman, Ransford, Jr.
    ACM JOURNAL ON EMERGING TECHNOLOGIES IN COMPUTING SYSTEMS, 2012, 8 (03)
  • [35] Low-power fast-lock delay-recycled clock skew-compensation and/or duty-cycle-correction circuit
    Wang, Yi-Ming
    Wei, Shih-Nung
    International Journal of Electrical Engineering, 2012, 19 (02): : 85 - 94
  • [36] A non-zero clock skew scheduling algorithm for high speed clock distribution network
    Maaz, MB
    Bayoumi, MA
    42ND MIDWEST SYMPOSIUM ON CIRCUITS AND SYSTEMS, PROCEEDINGS, VOLS 1 AND 2, 1999, : 800 - 803
  • [37] A Clock-feedthrough Compensation Technique for Bootstrapped Switch
    Zheng, Shengqun
    Sheng, Kai
    Chen, Junxi
    Gai, Weixin
    Feng, Jianhua
    2017 INTERNATIONAL CONFERENCE ON ELECTRON DEVICES AND SOLID-STATE CIRCUITS (EDSSC), 2017,
  • [38] A non-zero clock skew scheduling algorithm for high speed clock distribution network
    Maaz, MB
    Bayoumi, MA
    ISCAS '99: PROCEEDINGS OF THE 1999 IEEE INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS, VOL 6: CIRCUITS ANALYSIS, DESIGN METHODS, AND APPLICATIONS, 1999, : 382 - 385
  • [39] CLOCK SKEW OPTIMIZATION
    FISHBURN, JP
    IEEE TRANSACTIONS ON COMPUTERS, 1990, 39 (07) : 945 - 951
  • [40] Dynamic frequency tracking and phase error compensation clock de-skew buffer
    Cheng, K-H
    Hong, K-W
    Lo, Y-L
    Wu, C-L
    Lee, C-H
    ELECTRONICS LETTERS, 2010, 46 (25) : 1653 - 1654