EMPLOYING FPGA DSP BLOCKS FOR TIME-TO-DIGITAL CONVERSION

被引:16
|
作者
Kwiatkowski, Pawel [1 ]
机构
[1] Mil Univ Technol, Fac Elect, Gen S Kaliskiego 2, PL-00918 Warsaw, Poland
关键词
time-to-digital converter; time coding line; time interval counter; digital signal processing; field-programmable gate array; RESOLUTION; MODULE; TDC;
D O I
10.24425/mms.2019.130570
中图分类号
TH7 [仪器、仪表];
学科分类号
0804 ; 080401 ; 081102 ;
摘要
The paper presents a novel implementation of a time-to-digital converter (TDC) in field-programmable gate array (FPGA) devices. The design employs FPGA digital signal processing (DSP) blocks and gives more than two-fold improvement in mean resolution in comparison with the common conversion method (carry chain-based time coding line). Two TDCs are presented and tested depending on DSP configuration. The converters were implemented in a Kintex-7 FPGA device manufactured by Xilinx in 28 nm CMOS process. The tests performed show possibilities to obtain mean resolution of 4.2 ps but measurement precision is limited to at most 15 ps mainly due to high conversion nonlinearities. The presented solution saves FPGA programmable logic blocks and has an advantage of a wider operation range when compared with a carry chain-based time coding line.
引用
收藏
页码:631 / 643
页数:13
相关论文
共 50 条
  • [21] Recent Developments and Challenges in FPGA-Based Time-to-Digital Converters
    Machado, Rui
    Cabral, Jorge
    Alves, Filipe Serra
    [J]. IEEE TRANSACTIONS ON INSTRUMENTATION AND MEASUREMENT, 2019, 68 (11) : 4205 - 4221
  • [22] A Self-Timed Ring Based Time-to-Digital Converter on FPGA
    Zhang, Minmin
    Jiang, Jianfei
    Wang, Qin
    Huang, Jia
    [J]. 2018 14TH IEEE INTERNATIONAL CONFERENCE ON SOLID-STATE AND INTEGRATED CIRCUIT TECHNOLOGY (ICSICT), 2018, : 980 - 982
  • [23] Time-to-Digital Converter IP-Core for FPGA at State of the Art
    Garzetti, Fabio
    Corna, Nicola
    Lusardi, Nicola
    Geraci, Angelo
    [J]. IEEE ACCESS, 2021, 9 : 85515 - 85528
  • [24] Multiplying Delay Locked Loop (MDLL) in Time-to-Digital Conversion
    Jansson, Jussi-Pekka
    Mantyniemi, Antti
    Kostamovaara, Juha
    [J]. I2MTC: 2009 IEEE INSTRUMENTATION & MEASUREMENT TECHNOLOGY CONFERENCE, VOLS 1-3, 2009, : 1199 - 1204
  • [25] A fast integrating ADC using precise time-to-digital conversion
    Fusayasu, Takahiro
    [J]. 2007 IEEE NUCLEAR SCIENCE SYMPOSIUM CONFERENCE RECORD, VOLS 1-11, 2007, : 302 - 304
  • [26] Duty-cycle detector based on time-to-digital conversion
    Ravezzi, L.
    [J]. ELECTRONICS LETTERS, 2013, 49 (04) : 247 - 248
  • [27] Study on Voltage Influence on FPGA-Based Time-to-Digital Converters
    Xu, Xinchi
    Wang, Yonggang
    [J]. 2023 IEEE INTERNATIONAL INSTRUMENTATION AND MEASUREMENT TECHNOLOGY CONFERENCE, I2MTC, 2023,
  • [28] Time-to-Digital Converter Architecture with Residue Arithmetic and its FPGA Implementation
    Li, Congbing
    Katoh, Kentaroh
    Wang, Junshan
    Wu, Shu
    Mohyar, Shaiful Nizam
    Kobayashi, Haruo
    [J]. 2014 INTERNATIONAL SOC DESIGN CONFERENCE (ISOCC), 2014, : 104 - 105
  • [29] A Highly Linear and Flexible FPGA-Based Time-to-Digital Converter
    Hua, Yuanyuan
    Chitnis, Danial
    [J]. IEEE TRANSACTIONS ON INDUSTRIAL ELECTRONICS, 2022, 69 (12) : 13744 - 13753
  • [30] A Multi-Channel FPGA-Based Time-to-Digital Converter
    Hsu, Ling-Yun
    Huang, Jiun-Lang
    [J]. PROCEEDINGS OF THE 2016 IEEE 21ST INTERNATIONAL MIXED-SIGNALS TEST WORKSHOP (IMSTW), 2016,