Duty-cycle detector based on time-to-digital conversion

被引:2
|
作者
Ravezzi, L. [1 ]
机构
[1] Veloce Technol, Sunnyvale, CA 94089 USA
关键词
DLL;
D O I
10.1049/el.2012.4276
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
A duty cycle detector based on time-to-digital conversion is presented. It combines the advantages of analogue (high accuracy and simplicity) and digital (digital output) duty cycle correctors in a simple and straightforward topology. Two identical circuits detect the high and low phases of the input clock and deliver two digital words. These two words are then sufficient to accurately estimate the input duty cycle. By using the same topology for both circuits, accuracy is affected only by mismatches between them. Designed in a bulk 28nm CMOS technology the proposed duty cycle detector achieves a maximum linearity error of 4% and a resolution of 0.5% over corners and an input duty cycle range of [20, 80]%.
引用
收藏
页码:247 / 248
页数:2
相关论文
共 50 条
  • [1] Analog-to-digital conversion via duty-cycle modulation
    Roza, E
    [J]. IEEE TRANSACTIONS ON CIRCUITS AND SYSTEMS II-ANALOG AND DIGITAL SIGNAL PROCESSING, 1997, 44 (11): : 907 - 914
  • [2] A Novel Digital Duty-Cycle Modulation Scheme for FPGA-Based Digital-to-Analog Conversion
    Moffo, Bertrand Lonla
    Mbihi, Jean
    [J]. IEEE TRANSACTIONS ON CIRCUITS AND SYSTEMS II-EXPRESS BRIEFS, 2015, 62 (06) : 543 - 547
  • [3] A novel digital-to-analog conversion technique using duty-cycle modulation
    Moffo, Bertrand Lonla
    Mbihi, Jean
    Nneme, Léandre Nneme
    Kom, Martin
    [J]. International Journal of Circuits, Systems and Signal Processing, 2013, 7 (01): : 42 - 49
  • [4] time-to-digital conversion
    不详
    [J]. ELECTRONICS LETTERS, 2019, 55 (11) : 628 - 628
  • [5] A low power CMOS time-to-digital converter based on duty cycle controllable pulse stretcher
    Chen, Chun-Chi
    Chen, Poki
    Shen, You-Sheng
    [J]. ESSCIRC 2006: PROCEEDINGS OF THE 32ND EUROPEAN SOLID-STATE CIRCUITS CONFERENCE, 2006, : 316 - +
  • [6] EFFICIENT DUTY-CYCLE MISMATCH COMPENSATION IN DIGITAL TRANSMITTER
    Li, Chunshu
    Li, Min
    Ingels, Mark
    Verhelst, Marian
    Zhang, Xiaoqiang
    Van Driessche, Joris
    Bourdoux, Andre
    Van Der Perre, Liesbet
    Pollin, Sofie
    [J]. 2014 IEEE INTERNATIONAL CONFERENCE ON ACOUSTICS, SPEECH AND SIGNAL PROCESSING (ICASSP), 2014,
  • [7] An all-digital 50% duty-cycle corrector
    Wang, YM
    Wang, JS
    [J]. 2004 IEEE INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS, VOL 2, PROCEEDINGS, 2004, : 925 - 928
  • [8] A New Modulo-N Based Digital Clock Synthesizer with an Adjustable Duty-Cycle
    Chen, Chen-Feng
    Huang, Jiun-Jia
    Chau, Yawgeng A.
    [J]. 2008 IEEE ASIA PACIFIC CONFERENCE ON CIRCUITS AND SYSTEMS (APCCAS 2008), VOLS 1-4, 2008, : 1798 - 1801
  • [9] A duty-cycle control circuit with high input-output duty-cycle range
    Tajizadegan, R.
    Abrishamifar, A.
    [J]. MIXDES 2008: PROCEEDINGS OF THE 15TH INTERNATIONAL CONFERENCE ON MIXED DESIGN OF INTEGRATED CIRCUITS AND SYSTEMS, 2008, : 169 - 171
  • [10] On the duty-cycle of γ-ray blazars
    Vercellone, S
    Soldi, S
    Chen, AW
    Tavani, M
    [J]. MONTHLY NOTICES OF THE ROYAL ASTRONOMICAL SOCIETY, 2004, 353 (03) : 890 - 902