Duty-cycle detector based on time-to-digital conversion

被引:2
|
作者
Ravezzi, L. [1 ]
机构
[1] Veloce Technol, Sunnyvale, CA 94089 USA
关键词
DLL;
D O I
10.1049/el.2012.4276
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
A duty cycle detector based on time-to-digital conversion is presented. It combines the advantages of analogue (high accuracy and simplicity) and digital (digital output) duty cycle correctors in a simple and straightforward topology. Two identical circuits detect the high and low phases of the input clock and deliver two digital words. These two words are then sufficient to accurately estimate the input duty cycle. By using the same topology for both circuits, accuracy is affected only by mismatches between them. Designed in a bulk 28nm CMOS technology the proposed duty cycle detector achieves a maximum linearity error of 4% and a resolution of 0.5% over corners and an input duty cycle range of [20, 80]%.
引用
收藏
页码:247 / 248
页数:2
相关论文
共 50 条
  • [21] A New Successive Time Balancing Time-to-Digital Conversion Method
    Jurasz, Konrad
    Koscielnik, Dariusz
    Szyduczynski, Jakub
    Machowski, Witold
    [J]. SENSORS, 2023, 23 (24)
  • [22] A CMOS temperature sensor based on duty-cycle modulation with calibration
    Guo, An-Qiang
    Sun, Quan
    Qi, Min
    Qiao, Donghai
    [J]. ANALOG INTEGRATED CIRCUITS AND SIGNAL PROCESSING, 2020, 102 (01) : 79 - 89
  • [23] A CMOS temperature sensor based on duty-cycle modulation with calibration
    An-Qiang Guo
    Quan Sun
    Min Qi
    Donghai Qiao
    [J]. Analog Integrated Circuits and Signal Processing, 2020, 102 : 79 - 89
  • [24] A Reference Clock Doubler with Fully Digital Duty-cycle Error Correction Controller
    Kim, Dong Gyu
    Yoo, Joon-Mo
    Pu, Young Gun
    Jung, Yeon Jae
    Huh, Hyung Ki
    Kim, Seok Kee
    Hwang, Keum Cheol
    Yang, Young Goo
    Lee, Kang-Yoon
    [J]. JOURNAL OF SEMICONDUCTOR TECHNOLOGY AND SCIENCE, 2021, 21 (06) : 466 - 471
  • [25] An all-digital DLL with duty-cycle correction using reusable TDC
    Kao, Shao-Ku
    Hsieh, Yi-Hsien
    Cheng, Hsiang-Chi
    [J]. INTERNATIONAL JOURNAL OF CIRCUIT THEORY AND APPLICATIONS, 2016, 44 (05) : 1055 - 1070
  • [26] All-digital fast-locked synchronous duty-cycle corrector
    Kao, Shao-Ku
    Liu, Shen-Iuan
    [J]. IEEE TRANSACTIONS ON CIRCUITS AND SYSTEMS II-EXPRESS BRIEFS, 2006, 53 (12) : 1363 - 1367
  • [27] A Harmonic Rejection Strategy for 25% Duty-Cycle IQ-Mixers Using Digital-to-Time Converters
    Gebhard, Andreas
    Sadjina, Silvester
    Tertinek, Stefan
    Dufrene, Krzysztof
    Pretl, Harald
    Huemer, Mario
    [J]. IEEE TRANSACTIONS ON CIRCUITS AND SYSTEMS II-EXPRESS BRIEFS, 2020, 67 (07) : 1229 - 1233
  • [28] EMPLOYING FPGA DSP BLOCKS FOR TIME-TO-DIGITAL CONVERSION
    Kwiatkowski, Pawel
    [J]. METROLOGY AND MEASUREMENT SYSTEMS, 2019, 26 (04) : 631 - 643
  • [29] NoC communication strategies using time-to-digital conversion
    D'Alessandro, Crescenzo
    Minas, Nikolaos
    Heron, Keith
    Kinniment, David
    Yakovlev, Alex
    [J]. NOCS 2007: FIRST INTERNATIONAL SYMPOSIUM ON NETWORKS-ON-CHIP, PROCEEDINGS, 2007, : 65 - +
  • [30] Time-to-digital conversion techniques: a survey of recent developments
    Szyduczynski, Jakub
    Koscielnik, Dariusz
    Miskowicz, Marek
    [J]. MEASUREMENT, 2023, 214