Ultralow-power high-speed flip-flop based on multimode FinFETs

被引:0
|
作者
Liao, Kai [1 ]
Cui, Xiaoxin [1 ]
Liao, Nan [1 ]
Wang, Tian [1 ]
Yu, Dunshan [1 ]
Cui, Xiaole [2 ]
机构
[1] Peking Univ, Inst Microelect, Beijing 100871, Peoples R China
[2] Peking Univ, Shenzhen Grad Sch, Key Lab Integrated Microsyst, Shenzhen 518055, Peoples R China
基金
中国国家自然科学基金; 北京市自然科学基金;
关键词
multimode FinFET; flip-flop; ultralow-power; high-speed; high-performance; THRESHOLD-VOLTAGE;
D O I
10.1007/s11432-015-5407-6
中图分类号
TP [自动化技术、计算机技术];
学科分类号
0812 ;
摘要
In this paper, we first reconstruct a novel planar static contention-free single-phase-clocked flip-flop ((SCFF)-C-2) based on high-performance fin-type field-effect transistors (FinFETs) to achieve high speed and ultralow power consumption. Benefiting from better control of the conductive channel, the shorted-gate (SG-mode) FinFET flip-flop obtains a persistent reduction of 56.7% in average power consumption as well as a considerable improvement in timing performance at a typical 10% data switching activity, while the low-power (LP-mode) FinFET flip-flop promotes the power reduction to 61.8% without appreciable degradation in speed. However, through further analysis of the simulation results, we have revealed an unnecessary energy loss caused by the redundant leaps of internal nodes at the static input '0', which has a noticeable negative impact on total power consumption at low data switching activity. In order to overcome this defect, a conditional precharge technique is introduced to control the charging path, and we demonstrate that the independent-gate (IG-mode) FinFET is the best option for the added control transistor. The verification results indicate that our optimization reduces the power consumption by more than 50% at low data switching activity with an acceptable area and setup time penalty compared with that of LP-mode FinFET flip-flop.
引用
收藏
页数:11
相关论文
共 50 条
  • [1] Ultralow-power high-speed flip-flop based on multimode FinFETs
    Kai Liao
    Xiaoxin Cui
    Nan Liao
    Tian Wang
    Dunshan Yu
    Xiaole Cui
    [J]. Science China Information Sciences, 2016, 59
  • [2] Ultralow-power high-speed flip-flop based on multimode Fin FETs
    Kai LIAO
    Xiaoxin CUI
    Nan LIAO
    Tian WANG
    Dunshan YU
    Xiaole CUI
    [J]. Science China(Information Sciences), 2016, 59 (04) : 83 - 93
  • [3] A high-speed low-power D flip-flop
    Chandrasekaran, R
    Lian, Y
    Rana, RS
    [J]. 2005 6TH INTERNATIONAL CONFERENCE ON ASIC PROCEEDINGS, BOOKS 1 AND 2, 2005, : 152 - 155
  • [4] A high-speed sense-amplifier based flip-flop
    De Caro, D
    Napoli, E
    Petra, N
    Strollo, AGM
    [J]. PROCEEDINGS OF THE 2005 EUROPEAN CONFERENCE ON CIRCUIT THEORY AND DESIGN, VOL 2, 2005, : II99 - II102
  • [5] TESTS CONFIRM HIGH-SPEED LOW-POWER FLIP-FLOP
    不详
    [J]. ELECTRONICS WORLD & WIRELESS WORLD, 1991, 97 (1667): : 724 - 724
  • [6] HIGH-SPEED FLIP-FLOP FREQUENCY-DIVIDERS
    MUKHIN, VF
    SYSONOV, VV
    [J]. TELECOMMUNICATIONS AND RADIO ENGINEERING, 1975, 29 (09) : 127 - 128
  • [7] A novel high-speed sense-amplifier-based flip-flop
    Strollo, AGM
    De Caro, D
    Napoli, E
    Petra, N
    [J]. IEEE TRANSACTIONS ON VERY LARGE SCALE INTEGRATION (VLSI) SYSTEMS, 2005, 13 (11) : 1266 - 1274
  • [8] HIGH-SPEED FLIP-FLOP WITH A HIGH NOISE-IMMUNITY
    PRYADILOVA, AA
    [J]. TELECOMMUNICATIONS AND RADIO ENGINEERING, 1974, 28 (05) : 114 - 114
  • [9] The Cross Charge-control Flip-Flop: a low-power and high-speed flip-flop suitable for mobile application SoCs
    Hirata, A
    Nakanishi, K
    Nozoe, M
    Miyoshi, A
    [J]. 2005 Symposium on VLSI Circuits, Digest of Technical Papers, 2005, : 306 - 307
  • [10] A low-power and high-speed D flip-flop using a single latch
    Chang, RC
    Hsu, LC
    Sun, MC
    [J]. JOURNAL OF CIRCUITS SYSTEMS AND COMPUTERS, 2002, 11 (01) : 51 - 55