Differential CMOS edge-triggered flip-flop based on clock racing

被引:8
|
作者
Moisiadis, Y [1 ]
Bouras, I
机构
[1] NCSR Demokritos, Inst Microelect, Aghia Paraskevi 15310, Greece
[2] Univ Athens, Dept Informat, Athens 15784, Greece
关键词
D O I
10.1049/el:20000752
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
A differential CMOS edge-triggered flip-flop is proposed that employs a pair of cross-coupled inverters, providing fully static operation. The edge-triggering operation is achieved by a narrow pulse, produced by the clock signal and its inverted delayed version. The proposed flip-flop exhibits significant power savings of up to 25%. when compared with other static differential flip-flop circuits, maintaining its speed advantage for different power supply voltages and data activity rates. It also requires only 12 transistors resulting in a reduced transistor count. Moreover. unlike the existing differential circuits, it has the ability to operate under a reduced swing clock signal, without static power dissipation.
引用
收藏
页码:1012 / 1013
页数:2
相关论文
共 50 条