A high-resolution flash time-to-digital converter and calibration scheme

被引:0
|
作者
Levine, PM [1 ]
Roberts, GW [1 ]
机构
[1] McGill Univ, Microelect & Comp Syst Lab, Montreal, PQ H3A 2A7, Canada
关键词
D O I
暂无
中图分类号
TP3 [计算技术、计算机技术];
学科分类号
0812 ;
摘要
Flash time-to-digital converters (TDCs) are well-suited for use in on-chip timing measurement systems because they can be operated at high speeds, offer low test time, and are relatively easy to integrate. However clock jitter in modern integrated circuits is often on the same order of magnitude as the temporal resolution of the TDC itself Therefore, techniques are required to increase the resolution of these devices, while ensuring timing accuracy. This paper presents a high-resolution flash TDC that exploits the random offsets on flip-flops or arbiters to perform time quantization. It also describes a novel technique based on additive temporal noise to accurately calibrate the measurement device. Simulation and experimental results reveal that the latter method can calibrate the high-resolution flash TDC down to 5 ps within reasonable error limits. In addition, accurate timing measurement of jitter below 14 ps has been experimentally validated using a high-resolution flash TDC fabricated in a 0.18mum CMOS process.
引用
收藏
页码:1148 / 1157
页数:10
相关论文
共 50 条
  • [1] A calibration technique for a high-resolution flash time-to-digital converter
    Levine, PM
    Roberts, GW
    [J]. 2004 IEEE INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS, VOL 1, PROCEEDINGS, 2004, : 253 - 256
  • [2] A high-resolution stochastic time-to-digital converter with edge-interchange scheme
    Wang, Zixuan
    Wu, Jianhui
    Ji, Xincun
    [J]. IEICE ELECTRONICS EXPRESS, 2013, 10 (09):
  • [3] High-resolution time-to-digital converter utilising fractional difference conversion scheme
    Xing, N.
    Shin, W. -Y.
    Jeong, D. -K.
    Kim, S.
    [J]. ELECTRONICS LETTERS, 2010, 46 (06) : 398 - U32
  • [4] High-resolution flash time-to-digital conversion and calibration for system-on-chip testing
    Levine, PM
    Roberts, GW
    [J]. IEE PROCEEDINGS-COMPUTERS AND DIGITAL TECHNIQUES, 2005, 152 (03): : 415 - 426
  • [5] Design of a High-Resolution Time-to-Digital Converter Chip
    Jiang, Anping
    Niu, Yanbo
    Guo, Xiao
    Hu, Guicai
    Wu, Xiaojing
    [J]. 2016 13TH IEEE INTERNATIONAL CONFERENCE ON SOLID-STATE AND INTEGRATED CIRCUIT TECHNOLOGY (ICSICT), 2016, : 921 - 923
  • [6] FPGA implementation of a high-resolution time-to-digital converter
    Aloisio, Alberto
    Branchini, Paolo
    Cicalese, Roberta
    Giordano, Raffaele
    Izzo, Vincenzo
    Loffredo, Salvatore
    [J]. 2007 IEEE NUCLEAR SCIENCE SYMPOSIUM CONFERENCE RECORD, VOLS 1-11, 2007, : 504 - 507
  • [7] A high-resolution and fast-conversion time-to-digital converter
    Hwang, CS
    Chen, PK
    Tsao, HW
    [J]. PROCEEDINGS OF THE 2003 IEEE INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS, VOL I: ANALOG CIRCUITS AND SIGNAL PROCESSING, 2003, : 37 - 40
  • [8] A high resolution flash time-to-digital converter taking into account process variability
    Minas, Nikolaos
    Kinniment, David
    Heron, Keith
    Russell, Gordon
    [J]. ASYNC 2007: 13TH IEEE INTERNATIONAL SYMPOSIUM ON ASYNCHRONOUS CIRCUITS AND SYSTEMS, 2007, : 163 - +
  • [9] A high-resolution time-to-digital converter using a three-level resolution
    Dehghani, Asma
    Saneei, Mohsen
    Mahani, Ali
    [J]. INTERNATIONAL JOURNAL OF ELECTRONICS, 2016, 103 (08) : 1248 - 1261
  • [10] An Accurate Timing Alignment Method With Time-to-Digital Converter Linearity Calibration for High-Resolution TOF PET
    Li, Hongdi
    Wang, Chao
    An, Shaohui
    Lu, Xingyu
    Dong, Yun
    Liu, Shitao
    Baghaei, Hossain
    Zhang, Yuxuan
    Ramirez, Rocio
    Wong, Wai-Hoi
    [J]. IEEE TRANSACTIONS ON NUCLEAR SCIENCE, 2015, 62 (03) : 799 - 804