Design of High-Speed Quaternary D Flip-Flop Based on Multiple-valued Current-mode

被引:3
|
作者
Wu, Haixia [1 ]
Bai, Yilong [1 ]
Li, Xiaoran [1 ]
Wang, Yiming [1 ]
机构
[1] Beijing Inst Technol, Sch Informat & Elect, Beijing, Peoples R China
基金
中国国家自然科学基金;
关键词
Quaternary D Flip-Flop; Quaternary Logic; Multiple-valued Current-mode;
D O I
10.1088/1742-6596/1626/1/012067
中图分类号
TP [自动化技术、计算机技术];
学科分类号
0812 ;
摘要
A new type of quaternary D flip-flop based on multiple-valued current-mode is presented for high-speed sequential circuit in VLSI systems. It employs master-slave mode and dynamic multiple-valued source-coupled logic. A distinguishable multiple-valued interval, fast switch speed and compact structure are obtained by combining source-coupled logic with differential-pair circuit. The performance evaluation is carried out with HSPICE using 0.18 mu m CMOS process. A performance comparison with those issued in some references is conducted. The delay in our design is about 74% reduced by comparison with the corresponding binary implementation. The circuitry proposed is simplicity, regularity, and modularity, so well suited for VLSI implementation. Quaternary logic seems to be a potential and feasible method of high-performance VLSI systems.
引用
收藏
页数:6
相关论文
共 50 条
  • [1] A novel multiple-valued CMOS flip-flop employing multiple-valued clock
    Xia, YS
    Wang, LY
    Almaini, AEA
    [J]. JOURNAL OF COMPUTER SCIENCE AND TECHNOLOGY, 2005, 20 (02): : 237 - 242
  • [2] A Novel Multiple-Valued CMOS Flip-Flop Employing Multiple-Valued Clock
    Yin-Shui Xia
    Lun-Yao Wang
    A. E. A. Almaini
    [J]. Journal of Computer Science and Technology, 2005, 20 : 237 - 242
  • [3] HIGH-SPEED AREA-EFFICIENT MULTIPLIER DESIGN USING MULTIPLE-VALUED CURRENT-MODE CIRCUITS
    KAWAHITO, S
    ISHIDA, M
    NAKAMURA, T
    KAMEYAMA, M
    HIGUCHI, T
    [J]. IEEE TRANSACTIONS ON COMPUTERS, 1994, 43 (01) : 34 - 42
  • [4] High-speed area-efficient multiplier design using multiple-valued current-mode circuits - Reply
    Kawahito, S
    Ishida, M
    Nakamura, T
    Kameyama, M
    Higuchi, T
    [J]. IEEE TRANSACTIONS ON COMPUTERS, 1996, 45 (05) : 639 - 639
  • [5] High-speed area-efficient multiplier design using multiple-valued current-mode circuits - Comments
    Parhami, B
    [J]. IEEE TRANSACTIONS ON COMPUTERS, 1996, 45 (05) : 637 - 638
  • [6] Design of D flip-flop and T flip-flop using Mach-Zehnder interferometers for high-speed communication
    Kumar, Santosh
    Singh, Gurdeep
    Bisht, Ashish
    Amphawan, Angela
    [J]. APPLIED OPTICS, 2015, 54 (21) : 6397 - 6405
  • [7] A high-speed low-power D flip-flop
    Chandrasekaran, R
    Lian, Y
    Rana, RS
    [J]. 2005 6TH INTERNATIONAL CONFERENCE ON ASIC PROCEEDINGS, BOOKS 1 AND 2, 2005, : 152 - 155
  • [8] Design and Analysis of High-Performance and Low-Power Quaternary Latch, Quaternary D Flip-Flop and XY Flip-Flop
    Shadwani, Mayank
    Bansal, Urvashi
    [J]. INDIAN JOURNAL OF PURE & APPLIED PHYSICS, 2022, 60 (12) : 1004 - 1015
  • [9] A high-speed sense-amplifier based flip-flop
    De Caro, D
    Napoli, E
    Petra, N
    Strollo, AGM
    [J]. PROCEEDINGS OF THE 2005 EUROPEAN CONFERENCE ON CIRCUIT THEORY AND DESIGN, VOL 2, 2005, : II99 - II102
  • [10] Low-power high-speed performance of current-mode logic D flip-flop topology using negative-differential-resistance devices
    Kim, T.
    Jeong, Y.
    Yang, K.
    [J]. IET CIRCUITS DEVICES & SYSTEMS, 2008, 2 (02) : 281 - 287