Physics-based drain current modeling of gate-all-around junctionless nanowire twin-gate transistor (JN-TGT) for digital applications

被引:11
|
作者
Pratap, Yogesh [1 ]
Gautam, Rajni [1 ]
Haldar, Subhasis [2 ]
Gupta, R. S. [3 ]
Gupta, Mridula [1 ]
机构
[1] Univ Delhi, Dept Elect Sci, Semicond Device Res Lab, South Campus, New Delhi 110021, India
[2] Univ Delhi, Motilal Nehru Coll, New Delhi 110021, India
[3] Maharaja Agrasen Inst Technol, Dept Elect & Commun Engn, New Delhi 110086, India
关键词
Dual threshold voltage; Junctionless nanowire twin gate transistor (JNTGT); Metal oxide semiconductor (MOS); Gate-all-around (GAA); THRESHOLD VOLTAGE; PERFORMANCE; MOSFET; DEVICE;
D O I
10.1007/s10825-016-0798-1
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
Vertically stacked dielectric separated independently controlled gates can be used to realize dual-threshold voltage on a single silicon channel MOS device. This approach significantly reduces the effective layout area and is similar to merging two transistors in series. This multiple independent gate device enables the design of new class of compact logic gates with low power and reduced area. In this paper, we present the junctionless concept based twin gate transistor for digital applications. To analyse the appropriate behaviour of device, this paper presents the modeling, simulation and digital overview of novel gate-all-around junctionless nanowire twin-gate transistor for advanced ultra large scale integration technology. This low power single MOS device gives the full functionality of "AND" gate and can be extended to full functionality of 2-input digital "NAND" gate. To predict accurate behaviour, a physics based analytical drain current model has been developed which also includes the impact of gate depleted source/drain regions. The developed model is verified using ATLAS 3D device simulator. This single channel device can function as "NAND" gate even at low operating voltage.
引用
收藏
页码:492 / 501
页数:10
相关论文
共 50 条
  • [1] Physics-based drain current modeling of gate-all-around junctionless nanowire twin-gate transistor (JN-TGT) for digital applications
    Yogesh Pratap
    Rajni Gautam
    Subhasis Haldar
    R. S. Gupta
    Mridula Gupta
    [J]. Journal of Computational Electronics, 2016, 15 : 492 - 501
  • [2] Tunneling Leakage Current of Gate-All-Around Nanowire Junctionless Transistor with an Auxiliary Gate
    Zhao, Linyuan
    Chen, Wenjie
    Liang, Renrong
    Liu, Yu
    Xu, Jun
    [J]. 2019 IEEE INTERNATIONAL CONFERENCE ON ELECTRON DEVICES AND SOLID-STATE CIRCUITS (EDSSC), 2019,
  • [3] Gate-All-Around Nanowire Junctionless Transistor-Based Hydrogen Gas Sensor
    Mokkapati, Siddharth
    Jaiswal, Nivedita
    Gupta, Manish
    Kranti, Abhinav
    [J]. IEEE SENSORS JOURNAL, 2019, 19 (13) : 4758 - 4764
  • [4] Germanium v/s Silicon Gate-All-Around Junctionless Nanowire Transistor
    Kumar, Pankaj
    Singh, Sangeeta
    Singh, Neelesh Pratap
    Modi, Bharti
    Gupta, Neelesh
    [J]. 2014 2ND INTERNATIONAL CONFERENCE ON DEVICES, CIRCUITS AND SYSTEMS (ICDCS), 2014,
  • [5] Representation of strained gate-all-around junctionless tunneling nanowire filed effect transistor for analog applications
    Abadi, Rouzbeh Molaei Imen
    Ziabari, Seyed Ali Sedigh
    [J]. MICROELECTRONIC ENGINEERING, 2016, 162 : 12 - 16
  • [6] NEGF simulations of a junctionless Si gate-all-around nanowire transistor with discrete dopants
    Martinez, A.
    Aldegunde, M.
    Brown, A. R.
    Roy, S.
    Asenov, A.
    [J]. SOLID-STATE ELECTRONICS, 2012, 71 : 101 - 105
  • [7] Trans-capacitance modeling in junctionless gate-all-around nanowire FETs
    Jazaeri, Farzan
    Barbut, Lucian
    Sallese, Jean-Michel
    [J]. SOLID-STATE ELECTRONICS, 2014, 96 : 34 - 37
  • [8] Analytical Modeling of Gate Capacitance and Drain Current of Gate-all-around InxGa1-xAs Nanowire MOSFET
    Khan, Saeed Uz Zaman
    Hossain, Md. Shafayat
    Hossen, Md. Obaidul
    Rahman, Fahim Ur
    Zaman, Rifat
    Khosru, Quazi D. M.
    [J]. 2014 2ND INTERNATIONAL CONFERENCE ON ELECTRONIC DESIGN (ICED), 2014, : 89 - 93
  • [9] Investigation of a Gate Stack Gate-All-Around Junctionless Nanowire Field-Effect Transistor for Oxygen Gas Sensing
    Chaujar, Rishu
    Yirak, Mekonnen Getnet
    [J]. JOURNAL OF ELECTRONIC MATERIALS, 2024, 53 (04) : 2191 - 2201
  • [10] Characteristic of p-Type Junctionless Gate-All-Around Nanowire Transistor and Sensitivity Analysis
    Han, Ming-Hung
    Chang, Chun-Yen
    Jhan, Yi-Ruei
    Wu, Jia-Jiun
    Chen, Hung-Bin
    Cheng, Ya-Chi
    Wu, Yung-Chun
    [J]. IEEE ELECTRON DEVICE LETTERS, 2013, 34 (02) : 157 - 159