Bounding bus delay and noise effects of on-chip inductance

被引:1
|
作者
Linderman, M [1 ]
Harris, D [1 ]
Diaz, D [1 ]
机构
[1] Harvey Mudd Coll, Claremont, CA 91711 USA
关键词
D O I
10.1109/SPI.2004.1409042
中图分类号
TP3 [计算技术、计算机技术];
学科分类号
0812 ;
摘要
On-chip inductance depends on current return paths and is unreasonably computationally expensive to extract and model in the general case. A practical solution is to provide a well-defined power supply network so the current return paths are more predictable. This paper develops a model of bus delay and noise as a function of the physical dimensions of busses and the switching parameters. It applies this model to develop bounds on the inductive effects on delay and noise for on-chip busses in 180, 130 and 100 nm processes. If one power or ground line is interdigitated with every four bus lines, the RLC noise and delay are no more than 7% greater than RC models would predict. Designers may treat this delay and noise as small penalties for all busses rather than having to individually extract and model inductance on each bus.
引用
收藏
页码:167 / 170
页数:4
相关论文
共 50 条
  • [31] On-chip bus interleaving revisited
    Elfadel, IM
    [J]. Electrical Performance of Electronic Packaging, 2004, : 323 - 326
  • [32] CoreConnect: The on-chip bus system
    Weiss, R
    [J]. ELECTRONIC DESIGN, 2001, 49 (07) : 110 - 111
  • [33] Optimal inductance for on-chip RLC interconnections
    Das, S
    Agarwal, K
    Blaauw, D
    Sylvester, D
    [J]. 21ST INTERNATIONAL CONFERENCE ON COMPUTER DESIGN, PROCEEDINGS, 2003, : 264 - 267
  • [35] Analysis of delay variation in encoded on-chip bus signaling under process variation
    Tuuna, Sampo
    Nigussie, Ethiopia
    Isoaho, Jouni
    Tenhunen, Hannu
    [J]. 21ST INTERNATIONAL CONFERENCE ON VLSI DESIGN: HELD JOINTLY WITH THE 7TH INTERNATIONAL CONFERENCE ON EMBEDDED SYSTEMS, PROCEEDINGS, 2008, : 228 - 234
  • [36] Energy/Area/Delay tradeoffs in the physical design of on-chip segmented bus architecture
    Guo, Jin
    Papanikolaou, Antonis
    Zhang, Hao
    Catthoor, Francky
    [J]. IEEE TRANSACTIONS ON VERY LARGE SCALE INTEGRATION (VLSI) SYSTEMS, 2007, 15 (08) : 941 - 944
  • [37] RLC coupling-aware simulation and on-chip bus encoding for delay reduction
    Tu, Shang-Wei
    Chang, Yao-Wen
    Jou, Jing-Yang
    [J]. IEEE TRANSACTIONS ON COMPUTER-AIDED DESIGN OF INTEGRATED CIRCUITS AND SYSTEMS, 2006, 25 (10) : 2258 - 2264
  • [38] Interconnect Area, Delay and Area-Delay Optimization for Multi-level Signaling On-Chip Bus
    Ching, Mai Y.
    Boon, Ang T.
    Yeong, Chin K.
    Rokhani, Fakhrul Z.
    [J]. PROCEEDINGS OF THE 2010 IEEE ASIA PACIFIC CONFERENCE ON CIRCUIT AND SYSTEM (APCCAS), 2010, : 1143 - 1146
  • [39] Figures of merit to characterize the importance of on-chip inductance
    Ismail, YI
    Friedman, EG
    Neves, JL
    [J]. IEEE TRANSACTIONS ON VERY LARGE SCALE INTEGRATION (VLSI) SYSTEMS, 1999, 7 (04) : 442 - 449
  • [40] Unified Inductance Calculations for On-Chip Planar Spirals
    Xie, Shuangwen
    Fu, Jun
    [J]. 2022 29TH IEEE INTERNATIONAL CONFERENCE ON ELECTRONICS, CIRCUITS AND SYSTEMS (IEEE ICECS 2022), 2022,