On-chip bus interleaving revisited

被引:0
|
作者
Elfadel, IM [1 ]
机构
[1] IBM Corp, Thomas J Watson Res Ctr, Yorktown Hts, NY 10598 USA
关键词
D O I
暂无
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
Repeater interleaving is used to reduce the impact of capacitive coupling noise on the worst-case delay in local on-chip RC buses. In this paper, we revisit this interconnect design practice to evaluate it from the viewpoint of signal integrity of global on-chip interconnect used in on-chip high-speed signaling as between a cache and a CPU. Using accurate R(f)L(f)C electrical models of the global bus, we show that the peak crosstalk noise exhibits both monotonic and convex dependence on the interleaving ratio. Furthermore, we show that the worst-case switching pattern used in quantifying the common-mode noise (CMN) on the bus depends on the repeater interleaving ratio. This dependence makes the search of the optimal ratio that minimizes bus CMN quite challenging. The conclusions of this paper are valid for both unidirectional and bidirectional buses.
引用
收藏
页码:323 / 326
页数:4
相关论文
共 50 条
  • [1] Specification of an asynchronous on-chip bus
    Plosila, J
    Seceleanu, T
    [J]. FORMAL METHODS AND SOFTWARE ENGINEERING, PROCEEDINGS, 2002, 2495 : 383 - 395
  • [2] CoreConnect: The on-chip bus system
    Weiss, R
    [J]. ELECTRONIC DESIGN, 2001, 49 (07) : 110 - 111
  • [4] On compliance test of on-chip bus for SOC
    Lin, HM
    Yen, CC
    Shih, CH
    Jou, JY
    [J]. ASP-DAC 2004: PROCEEDINGS OF THE ASIA AND SOUTH PACIFIC DESIGN AUTOMATION CONFERENCE, 2004, : 328 - 333
  • [5] Design of the On-chip Bus Based on Wishbone
    Dongye, Changlei
    [J]. 2011 INTERNATIONAL CONFERENCE ON ELECTRONICS, COMMUNICATIONS AND CONTROL (ICECC), 2011, : 3653 - 3656
  • [6] Design of On-Chip Bus with OCP Interface
    Chang, Chin-Yao
    Chang, Yi-Jiun
    Lee, Kuen-Jong
    Yeh, Jen-Chieh
    Lin, Shih-Yin
    Ma, Jui-Liang
    [J]. 2010 INTERNATIONAL SYMPOSIUM ON VLSI DESIGN AUTOMATION AND TEST (VLSI-DAT), 2010, : 211 - 214
  • [7] On-chip bus modeling under development
    不详
    [J]. ELECTRONIC DESIGN, 1998, 46 (23) : 28 - 28
  • [8] Embedded firewall for on-chip bus transactions
    Lazaro, Jesus
    Bidarte, Unai
    Muguira, Leire
    Astarloa, Armando
    Jimenez, Jaime
    [J]. COMPUTERS & ELECTRICAL ENGINEERING, 2022, 98
  • [9] On-chip bus thermal analysis and optimisation
    Wang, F.
    De Bole, M.
    Wu, X.
    Xie, Y.
    Vijaykrishnan, N.
    Irwin, M. J.
    [J]. IET COMPUTERS AND DIGITAL TECHNIQUES, 2007, 1 (05): : 590 - 599
  • [10] AT LAST, A STANDARD ON-CHIP TEST BUS
    GOSCH, J
    [J]. ELECTRONICS, 1988, 61 (16): : 57 - 57