Design of the On-chip Bus Based on Wishbone

被引:0
|
作者
Dongye, Changlei [1 ]
机构
[1] Shandong Univ Sci & Technol, Coll Informat Sci & Technol, Qingdao, Peoples R China
关键词
SoC; Wishbone; double bus; IP core;
D O I
暂无
中图分类号
TP [自动化技术、计算机技术];
学科分类号
0812 ;
摘要
FPGA and ASIC design based on SoC technology have been widely used in the embedded systems. A flexible interconnection scheme is crucial in SoC design. In this paper, we adopt the Wishbone bus to interconnect a variety of devices due to its open architecture and many a free IP core with a Wishbone interface supplied by OpenCores organization. In general SoC system, a single bus interconnects all devices that are not divided into high-performance unit such as CPU, on-chip ram and low-speed devices like uart,gpio and so on. It leads to a big problem: all Wishbone bus cycles run at the speed of the slowest device. We have to add the corresponding logic to regulate the system frequency for some low-speed devices, but it causes a new problem which increases the overall system power consumption. In view of the drawback, based on Wishbone bus, the paper proposes a double bus that makes first level Wishbone bus and the second level bus to interconnect the different devices according to the speed of the devices. Finally, we set up a SoC system to verify the performance of the proposed bus and the result shows that the double bus is feasible in low-power SoC design.
引用
收藏
页码:3653 / 3656
页数:4
相关论文
共 50 条
  • [1] Design and analysis of high speed low power reusable on chip bus based on wishbone
    Bachanna, Prashant
    Jalad, Vivek
    Shetkar, Sharanbasappa
    [J]. 2014 FIFTH INTERNATIONAL CONFERENCE ON SIGNAL AND IMAGE PROCESSING (ICSIP 2014), 2014, : 197 - 200
  • [2] Design of On-Chip Bus with OCP Interface
    Chang, Chin-Yao
    Chang, Yi-Jiun
    Lee, Kuen-Jong
    Yeh, Jen-Chieh
    Lin, Shih-Yin
    Ma, Jui-Liang
    [J]. 2010 INTERNATIONAL SYMPOSIUM ON VLSI DESIGN AUTOMATION AND TEST (VLSI-DAT), 2010, : 211 - 214
  • [3] Design of On-Chip Bus Arbitration Algorithm Based on Game Theory
    Wu, Jingfei
    Jiang, Bo
    Xu, Hong
    [J]. 2021 13TH INTERNATIONAL CONFERENCE ON COMMUNICATION SOFTWARE AND NETWORKS (ICCSN 2021), 2021, : 34 - 38
  • [4] On-Chip Bus Design for HDTV SoC Decoder
    Yi Zhiqiang
    Li Yun
    [J]. 2010 6TH INTERNATIONAL CONFERENCE ON WIRELESS COMMUNICATIONS NETWORKING AND MOBILE COMPUTING (WICOM), 2010,
  • [5] Latency-guided on-chip bus network design
    Drinic, M
    Kirovski, D
    Meguerdichian, S
    Potkonjak, M
    [J]. ICCAD - 2000 : IEEE/ACM INTERNATIONAL CONFERENCE ON COMPUTER AIDED DESIGN, 2000, : 420 - 423
  • [6] A practical design and implementation of on-chip NI for integrating bus based IP legacies
    Lee, Jung-Ho
    Park, Sin-Chong
    [J]. 6TH WSEAS INT CONF ON INSTRUMENTATION, MEASUREMENT, CIRCUITS & SYSTEMS/7TH WSEAS INT CONF ON ROBOTICS, CONTROL AND MANUFACTURING TECHNOLOGY, PROCEEDINGS, 2007, : 1 - +
  • [7] Design of On-chip Image Processing Based on APB Bus with CMOS Image Sensor
    Ge Zhiwei
    Yao Suying
    Xu Jiangtao
    [J]. 2009 IEEE 8TH INTERNATIONAL CONFERENCE ON ASIC, VOLS 1 AND 2, PROCEEDINGS, 2009, : 963 - 966
  • [8] Fault model for on-chip communication and joint equalization and special spacing rules for on-chip bus design
    Li, Lei
    Hu, Jianhao
    [J]. MICROELECTRONICS RELIABILITY, 2012, 52 (06) : 1241 - 1246
  • [9] Porting from wishbone bus to avalon bus in SoC design
    Xu Xing
    Clien Zezong
    Jiang Jing
    Ke Hengyu
    [J]. ICEMI 2007: PROCEEDINGS OF 2007 8TH INTERNATIONAL CONFERENCE ON ELECTRONIC MEASUREMENT & INSTRUMENTS, VOL I, 2007, : 862 - 865
  • [10] A Bus Data Compression Method on a Phase-Based On-Chip Bus
    Lee, Jaesung
    [J]. JOURNAL OF SEMICONDUCTOR TECHNOLOGY AND SCIENCE, 2012, 12 (02) : 117 - 126