Planar Junctionless Silicon-on-Insulator Transistor With Buried Metal Layer

被引:35
|
作者
Ehteshamuddin, M. [1 ]
Loan, Sajad A. [2 ]
Rafat, M. [1 ]
机构
[1] Jamia Milla Islamia, Dept Appl Sci, New Delhi 110025, India
[2] Jamia Milla Islamia, Dept Elect & Commun Engn, New Delhi 110025, India
关键词
Buried metal layer (BML); BM-SOI-LJLT; SOI-JLT; Schottky junction; DEPENDENCE; MODEL;
D O I
10.1109/LED.2018.2829915
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
In this letter, we propose a novel structure of an n-channel silicon-on-insulator junctionless transistor (SOI-JLT) with improved I-ON/I-OFF ratio and scalability. A buried metal layer (BML) of appropriate workfunction (phi(BM)) is used to create a Schottky junction at the bottom of Si device layer, whereas the source-channel-drain path is junctionless and hence named the buried-metal-SOI-lateral JLT (BM-SOI-LJLT). The BML-induced bottom depletion layer combined with the depletion region due to top gate results in a perfect volume depletion in OFF state. A 2-D calibrated simulation has shown an I-ON//(OFF) ratio of similar to 10(8) in BM-SOI-LJLT compared to similar to 2 in the conventional SOI-JLT at phi(BM) of 5.1 eV and a gate length of 20 nm. Furthermore, the lateral band-to-band tunnelingparasitic leakage is significantlylower in the BM-SOI-LJLT and does not degrade its I-ON/I-OFF ratio. Furthermore, high vertical field due to the Schottky junction minimizes the lateral coupling between the source and drain field lines and thus improves the shortchannel- effect suppression and scalability of the proposed device.
引用
收藏
页码:799 / 802
页数:4
相关论文
共 50 条
  • [1] Buried Metal Silicon-on-Insulator Junctionless Transistor for Low Power CMOS Logic Circuits
    Tiple, Kaustubh K.
    Patil, Ganesh C.
    SILICON, 2023, 15 (02) : 1003 - 1009
  • [2] Buried Metal Silicon-on-Insulator Junctionless Transistor for Low Power CMOS Logic Circuits
    Kaustubh K. Tiple
    Ganesh C. Patil
    Silicon, 2023, 15 : 1003 - 1009
  • [3] Birefringence compensation in silicon-on-insulator planar waveguide demultiplexers using a buried oxide layer
    Cheben, P
    Xu, DX
    Janz, S
    Delage, A
    Dalacu, D
    PHOTONICS PACKAGING AND INTEGRATION III, 2003, 4997 : 181 - 189
  • [4] Junctionless FETs based on a silicon-on-insulator architecture with a buried metal fin for multi-threshold operation
    Singh, Dipak Kumar
    Nagar, Bal Chand
    Akram, M. W.
    JOURNAL OF COMPUTATIONAL ELECTRONICS, 2022, 21 (06) : 1250 - 1261
  • [5] Junctionless FETs based on a silicon-on-insulator architecture with a buried metal fin for multi-threshold operation
    Dipak Kumar Singh
    Bal Chand Nagar
    M. W. Akram
    Journal of Computational Electronics, 2022, 21 : 1250 - 1261
  • [6] Silicon-on-insulator substrates with buried tungsten silicide layer
    Gamble, HS
    Armstrong, BM
    Baine, P
    Bain, M
    McNeill, DW
    SOLID-STATE ELECTRONICS, 2001, 45 (04) : 551 - 557
  • [7] Silicon-on-insulator wafers with buried cavities
    Suni, T
    Henttinen, K
    Dekker, J
    Luoto, H
    Kulawski, M
    Mäkinen, J
    Mutikainen, R
    JOURNAL OF THE ELECTROCHEMICAL SOCIETY, 2006, 153 (04) : G299 - G303
  • [8] Analytical Modelling and Benchmarking of Fully Depleted Buried Metal Layer Junctionless Transistor
    Shaikh, Mohd Rizwan Uddin
    Loan, Sajad A.
    2020 IEEE INTERNATIONAL CONFERENCE ON SEMICONDUCTOR ELECTRONICS (ICSE 2020), 2020, : 17 - 20
  • [9] HEAVY-METAL GETTERING IN BURIED NITRIDE SILICON-ON-INSULATOR STRUCTURES
    SKORUPA, W
    KNOTHE, P
    GROETZSCHEL, R
    ELECTRONICS LETTERS, 1988, 24 (08) : 464 - 465
  • [10] LARGE AREA, UNIFORM SILICON-ON-INSULATOR USING A BURIED LAYER OF OXIDIZED POROUS SILICON
    BENJAMIN, JD
    KEEN, JM
    CULLIS, AG
    INNES, B
    CHEW, NG
    APPLIED PHYSICS LETTERS, 1986, 49 (12) : 716 - 718