Planar Junctionless Silicon-on-Insulator Transistor With Buried Metal Layer

被引:35
|
作者
Ehteshamuddin, M. [1 ]
Loan, Sajad A. [2 ]
Rafat, M. [1 ]
机构
[1] Jamia Milla Islamia, Dept Appl Sci, New Delhi 110025, India
[2] Jamia Milla Islamia, Dept Elect & Commun Engn, New Delhi 110025, India
关键词
Buried metal layer (BML); BM-SOI-LJLT; SOI-JLT; Schottky junction; DEPENDENCE; MODEL;
D O I
10.1109/LED.2018.2829915
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
In this letter, we propose a novel structure of an n-channel silicon-on-insulator junctionless transistor (SOI-JLT) with improved I-ON/I-OFF ratio and scalability. A buried metal layer (BML) of appropriate workfunction (phi(BM)) is used to create a Schottky junction at the bottom of Si device layer, whereas the source-channel-drain path is junctionless and hence named the buried-metal-SOI-lateral JLT (BM-SOI-LJLT). The BML-induced bottom depletion layer combined with the depletion region due to top gate results in a perfect volume depletion in OFF state. A 2-D calibrated simulation has shown an I-ON//(OFF) ratio of similar to 10(8) in BM-SOI-LJLT compared to similar to 2 in the conventional SOI-JLT at phi(BM) of 5.1 eV and a gate length of 20 nm. Furthermore, the lateral band-to-band tunnelingparasitic leakage is significantlylower in the BM-SOI-LJLT and does not degrade its I-ON/I-OFF ratio. Furthermore, high vertical field due to the Schottky junction minimizes the lateral coupling between the source and drain field lines and thus improves the shortchannel- effect suppression and scalability of the proposed device.
引用
收藏
页码:799 / 802
页数:4
相关论文
共 50 条
  • [31] Efficient Coupling in Transverse Strip Metal-Insulator-Metal Structure on Silicon-on-Insulator Layer Stack
    Vahid Sadeghzadeh Maraghi
    Mahdi Eslami
    Mahmoud Nikoufard
    Silicon, 2022, 14 : 2921 - 2929
  • [32] Efficient Coupling in Transverse Strip Metal-Insulator-Metal Structure on Silicon-on-Insulator Layer Stack
    Sadeghzadeh Maraghi, Vahid
    Eslami, Mahdi
    Nikoufard, Mahmoud
    SILICON, 2022, 14 (06) : 2921 - 2929
  • [33] Silicon-on-insulator substrates with buried ground, planes (GPSOI)
    Bain, M
    Stefanos, S
    Baine, P
    Loh, SH
    Jin, A
    Montgomery, JH
    Armstrong, BM
    Gamble, HS
    Hamel, J
    McNeill, DW
    Kraft, A
    Kemhadjian, H
    SCIENCE AND TECHNOLOGY OF SEMICONDUCTOR-ON-INSULATOR STRUCTURES AND DEVICES OPERATING IN A HARSH ENVIRONMENT, 2005, 185 : 273 - 278
  • [34] Effects of buried oxide stress on thin-film silicon-on-insulator metal-oxide-semiconductor field-effect transistor
    Lee, JW
    Nam, MH
    Oh, JH
    Yang, JW
    Lee, WC
    Kim, HK
    Oh, MR
    Koh, YH
    APPLIED PHYSICS LETTERS, 1998, 72 (06) : 677 - 679
  • [35] Nanowire Junctionless Silicon-On-Insulator MOSFETs: Operation Features and Electrical Characterization
    Nazarov, A. N.
    Rudenko, T. E.
    2015 INTERNATIONAL SEMICONDUCTOR CONFERENCE (CAS), 2015, : 27 - 34
  • [36] Magneto-transport in a silicon-on-insulator nanowire transistor
    Cho, KH
    Jung, YC
    Son, SH
    Hwang, SW
    Ahn, D
    Park, BG
    Bird, JP
    JOURNAL OF THE KOREAN PHYSICAL SOCIETY, 2005, 47 : S526 - S529
  • [37] Behavior of charge in a buried insulator of silicon-on-insulator structures subjected to electric fields
    Nikolaev, DV
    Antonova, IV
    Naumova, OV
    Popov, VP
    Smagulova, SA
    SEMICONDUCTORS, 2002, 36 (07) : 800 - 804
  • [38] Behavior of charge in a buried insulator of silicon-on-insulator structures subjected to electric fields
    D. V. Nikolaev
    I. V. Antonova
    O. V. Naumova
    V. P. Popov
    S. A. Smagulova
    Semiconductors, 2002, 36 : 800 - 804
  • [39] Gettering in silicon-on-insulator wafers with polysilicon layer
    Savin, H.
    Yli-Koski, M.
    Haarahiltunen, A.
    Virkkala, V.
    Talvitie, H.
    Asghar, M. I.
    Sinkkonen, J.
    Hintsala, J.
    MATERIALS SCIENCE AND ENGINEERING B-ADVANCED FUNCTIONAL SOLID-STATE MATERIALS, 2009, 159-60 : 259 - 263
  • [40] Effects of buried oxide on electrical performance of thin-film silicon-on-insulator metal-oxide-semiconductor field-effect transistor
    Lee, JW
    Oh, MR
    Koh, YH
    JOURNAL OF APPLIED PHYSICS, 1999, 85 (07) : 3912 - 3915