Planar Junctionless Silicon-on-Insulator Transistor With Buried Metal Layer

被引:35
|
作者
Ehteshamuddin, M. [1 ]
Loan, Sajad A. [2 ]
Rafat, M. [1 ]
机构
[1] Jamia Milla Islamia, Dept Appl Sci, New Delhi 110025, India
[2] Jamia Milla Islamia, Dept Elect & Commun Engn, New Delhi 110025, India
关键词
Buried metal layer (BML); BM-SOI-LJLT; SOI-JLT; Schottky junction; DEPENDENCE; MODEL;
D O I
10.1109/LED.2018.2829915
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
In this letter, we propose a novel structure of an n-channel silicon-on-insulator junctionless transistor (SOI-JLT) with improved I-ON/I-OFF ratio and scalability. A buried metal layer (BML) of appropriate workfunction (phi(BM)) is used to create a Schottky junction at the bottom of Si device layer, whereas the source-channel-drain path is junctionless and hence named the buried-metal-SOI-lateral JLT (BM-SOI-LJLT). The BML-induced bottom depletion layer combined with the depletion region due to top gate results in a perfect volume depletion in OFF state. A 2-D calibrated simulation has shown an I-ON//(OFF) ratio of similar to 10(8) in BM-SOI-LJLT compared to similar to 2 in the conventional SOI-JLT at phi(BM) of 5.1 eV and a gate length of 20 nm. Furthermore, the lateral band-to-band tunnelingparasitic leakage is significantlylower in the BM-SOI-LJLT and does not degrade its I-ON/I-OFF ratio. Furthermore, high vertical field due to the Schottky junction minimizes the lateral coupling between the source and drain field lines and thus improves the shortchannel- effect suppression and scalability of the proposed device.
引用
收藏
页码:799 / 802
页数:4
相关论文
共 50 条
  • [41] THE EFFECTS OF OXYGEN DOSE ON THE FORMATION OF BURIED OXIDE SILICON-ON-INSULATOR
    MAO, BY
    CHANG, PH
    CHEN, CE
    LAM, HW
    JOURNAL OF APPLIED PHYSICS, 1987, 62 (06) : 2308 - 2312
  • [42] Analysis of Silicon-On-Insulator (SOI) Buried Waveguide Phase Modulator
    Rezak, Hanim Abdul
    Hazura, Haroon
    Bidin, Mardiana
    Shaari, Sahbudin
    Menon, P. Susthitha
    MATERIAL SCIENCE AND ENGINEERING TECHNOLOGY, 2012, 462 : 532 - 535
  • [43] Epitaxial Growth of Planar Hutwires on Silicon-on-Insulator Substrates
    Aberl, Johannes
    Vukusic, Lada
    Fournel, Frank
    Hartmann, Jean-Michel
    Brehm, Moritz
    PHYSICA STATUS SOLIDI A-APPLICATIONS AND MATERIALS SCIENCE, 2022, 219 (17):
  • [44] THE OPTIMIZATION OF IMPLANT DOSE IN THE FORMATION OF BURIED OXIDE SILICON-ON-INSULATOR
    MAO, BY
    CHEN, CE
    LAM, HW
    CHANG, PH
    JOURNAL OF THE ELECTROCHEMICAL SOCIETY, 1986, 133 (03) : C95 - C95
  • [45] Enhanced electroluminescence in silicon-on-insulator metal-oxide-semiconductor transistors with thin silicon layer
    Karsenty, A
    Sa'ar, A
    Ben-Yosef, N
    Shappir, J
    APPLIED PHYSICS LETTERS, 2003, 82 (26) : 4830 - 4832
  • [46] Nanophotonic devices on thin buried oxide Silicon-On-Insulator substrates
    Sridaran, Suresh
    Bhave, Sunil A.
    OPTICS EXPRESS, 2010, 18 (04): : 3850 - 3857
  • [47] Ferroelectric Junctionless Double-Gate Silicon-On-Insulator FET as a Tripartite Synapse
    Gastaldi, C.
    Kamaei, S.
    Cavalieri, M.
    Saeidi, A.
    Stolichnov, I.
    Radu, I.
    Ionescu, A. M.
    IEEE ELECTRON DEVICE LETTERS, 2023, 44 (04) : 678 - 681
  • [48] DEPENDENCE OF SILICON-ON-INSULATOR TRANSISTOR PARAMETERS ON OXYGEN IMPLANTATION TEMPERATURE
    DAVIS, JR
    TAYLOR, MR
    SPILLER, GDT
    SKEVINGTON, PJ
    HEMMENT, PLF
    APPLIED PHYSICS LETTERS, 1986, 48 (19) : 1279 - 1281
  • [49] Fabrication and Characterization of a Single Electron Transistor Based on a Silicon-on-Insulator
    Su Li-Na
    Lv Li
    Li Xin-Xing
    Qin Hua
    Gu Xiao-Feng
    CHINESE PHYSICS LETTERS, 2015, 32 (04)
  • [50] Fabrication and Characterization of a Single Electron Transistor Based on a Silicon-on-Insulator
    苏丽娜
    吕利
    李欣幸
    秦华
    顾晓峰
    Chinese Physics Letters, 2015, (04) : 98 - 100