Two-level reconfigurable architecture for high-performance signal processing

被引:0
|
作者
Johnsson, D [1 ]
Bengtsson, J [1 ]
Svensson, B [1 ]
机构
[1] Halmstad Univ, Ctr Res Embedded Syst, Halmstad, Sweden
关键词
signal processing; reconfigurable array; dataflow;
D O I
暂无
中图分类号
TP3 [计算技术、计算机技术];
学科分类号
0812 ;
摘要
High speed signal processing is often performed as a pipeline of functions on streams or blocks of data. In order to obtain both flexibility and performance, parallel, reconfigurable array structures are suitable for such processing. The array topology can be used both on the micro and macro-levels, i.e. both when mapping a function on a fine-grained array structure and when mapping a set of functions on different nodes in a coarse-grained array. We outline an architecture on the macro-level as well as explore the use of an existing, commercial, word level reconfigurable architecture on the micro-level. We implement an FFT algorithm in order to determine how much of the available resources are needed for controlling the computations. Having no program memory and instruction sequencing available, a large fraction, 70%, of the used resources is used for controlling the computations, but this is still more efficient than having statically dedicated resources for control. Data can stream through the array at maximum I/O rate, while computing FFTs. The paper also shows how pipelining of the FFT algorithm over a two-level reconfigurable array of arrays can be done in various ways, depending on the application demands.
引用
收藏
页码:177 / 183
页数:7
相关论文
共 50 条
  • [21] Energy Consumption in Reconfigurable MPSoC Architecture: Two-Level Caches Optimization Oriented Approach
    Bengueddach, A.
    Senouci, B.
    Niar, S.
    Beldjilali, B.
    [J]. 2013 8TH INTERNATIONAL DESIGN AND TEST SYMPOSIUM (IDT), 2013,
  • [22] High-performance architecture for digital transform processing
    H. Mora
    M. T. Signes-Pont
    A. Jimeno-Morenilla
    J. L. Sánchez-Romero
    [J]. The Journal of Supercomputing, 2019, 75 : 1336 - 1349
  • [23] High-Performance Architecture Using Fast Dynamic Reconfigurable Accelerators
    Yang, Ping-Lin
    Marek-Sadowska, Malgorzata
    [J]. IEEE TRANSACTIONS ON VERY LARGE SCALE INTEGRATION (VLSI) SYSTEMS, 2018, 26 (07) : 1209 - 1222
  • [24] A High-Performance FIR Filter Architecture for Fixed and Reconfigurable Applications
    Mohanty, Basant Kumar
    Meher, Pramod Kumar
    [J]. IEEE TRANSACTIONS ON VERY LARGE SCALE INTEGRATION (VLSI) SYSTEMS, 2016, 24 (02) : 444 - 452
  • [25] High-Performance Reconfigurable Hardware Architecture for Restricted Boltzmann Machines
    Le Ly, Daniel
    Chow, Paul
    [J]. IEEE TRANSACTIONS ON NEURAL NETWORKS, 2010, 21 (11): : 1780 - 1792
  • [26] A Reconfigurable High Performance ASIP Engine for Image Signal Processing
    Liao, Hsuanchun
    Asri, Mochamad
    Isshiki, Tsuyoshi
    Li, Dongju
    Kunieda, Hiroaki
    [J]. 2012 IEEE 26TH INTERNATIONAL PARALLEL AND DISTRIBUTED PROCESSING SYMPOSIUM WORKSHOPS & PHD FORUM (IPDPSW), 2012, : 368 - 375
  • [27] Performance Analysis with High-Level Languages for High-Performance Reconfigurable Computing
    Curreri, John
    Koehler, Seth
    Holland, Brian
    George, Alan D.
    [J]. PROCEEDINGS OF THE SIXTEENTH IEEE SYMPOSIUM ON FIELD-PROGRAMMABLE CUSTOM COMPUTING MACHINES, 2008, : 23 - 30
  • [28] The new architecture for high performance signal processing system
    He, B
    Wang, XN
    [J]. 2004 7TH INTERNATIONAL CONFERENCE ON SIGNAL PROCESSING PROCEEDINGS, VOLS 1-3, 2004, : 511 - 514
  • [29] A software architecture of two-level parallelization
    Xu, CW
    Yang, DL
    [J]. INTERNATIONAL CONFERENCE ON PARALLEL AND DISTRIBUTED PROCESSING TECHNIQUES AND APPLICATIONS, VOLS I-III, PROCEEDINGS, 1997, : 136 - 139
  • [30] Two-level tiling for MPSoC architecture
    Bouchebaba, Youcef
    Bensoudane, Essaid
    Lavigueur, Bruno
    Paulin, Pierre
    Nicolescu, Gabriela
    [J]. 2007 IEEE INTERNATIONAL CONFERENCE ON APPLICATION-SPECIFIC SYSTEMS, ARCHITECTURES, AND PROCESSORS, 2007, : 314 - 319