Gate technology for 70 nm metal-oxide-semiconductor field-effect transistors with ultrathin (<2 nm) oxides

被引:8
|
作者
Tennant, D
Klemens, F
Sorsch, T
Baumann, F
Timp, G
Layadi, N
Kornblit, A
Sapjeta, BJ
Rosamilia, J
Boone, T
Weir, B
Silverman, P
机构
[1] AT&T Bell Labs, Holmdel, NJ 07733 USA
[2] AT&T Bell Labs, Murray Hill, NJ 07974 USA
来源
关键词
D O I
10.1116/1.589731
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
Results are described for a gate level technology module developed to produce metal-oxide-semiconductor transistors with physical gate lengths of 70 nm and below. Lithography is performed by direct write e-beam lithography (EEL) using a thermal field-emission EEL system in SAL 601 resist. Critical dimension (CD) control, as measured by several methods, is found to depend not only on dose control but also on writing parameters such as pixel spacing. The pattern transfer using a silicon dioxide hard mask is shown to exhibit a trade-off between anisotropy and selectivity. Transmission electron microscopy cross sections reveal that two atomic layers are removed even when the gate oxide stopping layer is completely intact. We report results for gate lengths down to 60 nm with edge roughness on the order of 5 nm, within the acceptable limits for threshold requirements, while stopping the etch process on oxides as thin as 1.2 nm. (C) 1997 American Vacuum Society.
引用
收藏
页码:2799 / 2805
页数:7
相关论文
共 50 条
  • [41] Fully self-aligned process for fabricating 100 nm gate length enhancement mode GaAs metal-oxide-semiconductor field-effect transistors
    Li, Xu
    Hill, Richard J. W.
    Longo, Paolo
    Holland, Martin C.
    Zhou, Haiping
    Thoms, Stephen
    Macintyre, Douglas S.
    Thayne, Iain G.
    JOURNAL OF VACUUM SCIENCE & TECHNOLOGY B, 2009, 27 (06): : 3153 - 3157
  • [42] Frequency and bias dependent modeling of induced gate noise and cross-correlation noise in 40 nm metal-oxide-semiconductor field-effect transistors
    Wang Jun
    Wang Lin
    Wang Dan-Dan
    ACTA PHYSICA SINICA, 2016, 65 (23)
  • [43] Silicon complementary metal-oxide-semiconductor field-effect transistors with dual work function gate
    Na, Kee-Yeol
    Kim, Yeong-Seuk
    JAPANESE JOURNAL OF APPLIED PHYSICS PART 1-REGULAR PAPERS BRIEF COMMUNICATIONS & REVIEW PAPERS, 2006, 45 (12): : 9033 - 9036
  • [44] COMPARISON OF MEASUREMENT TECHNIQUES FOR GATE SHORTENING IN SUBMICROMETER METAL-OXIDE-SEMICONDUCTOR FIELD-EFFECT TRANSISTORS
    BHATTACHARYA, P
    BARI, M
    RAO, K
    JAPANESE JOURNAL OF APPLIED PHYSICS PART 1-REGULAR PAPERS BRIEF COMMUNICATIONS & REVIEW PAPERS, 1993, 32 (08): : 3409 - 3413
  • [45] 70-nm impact-ionization metal-oxide-semiconductor (I-MOS) devices integrated with tunneling field-effect transistors (TFETs)
    Choi, WY
    Song, JY
    Lee, JD
    Park, YJ
    Park, BG
    IEEE INTERNATIONAL ELECTRON DEVICES MEETING 2005, TECHNICAL DIGEST, 2005, : 975 - 978
  • [46] Multigate transistors as the future of classical metal-oxide-semiconductor field-effect transistors
    Ferain, Isabelle
    Colinge, Cynthia A.
    Colinge, Jean-Pierre
    NATURE, 2011, 479 (7373) : 310 - 316
  • [47] Subquarter-micrometer dual gate complementary metal oxide semiconductor field effect transistor with ultrathin gate oxide of 2 nm
    Shimizu, M
    Kuroi, T
    Inuishi, M
    Arima, H
    Abe, K
    Hamaguchi, C
    JAPANESE JOURNAL OF APPLIED PHYSICS PART 1-REGULAR PAPERS SHORT NOTES & REVIEW PAPERS, 1998, 37 (11): : 5926 - 5931
  • [48] Subquarter-micrometer dual gate complementary metal oxide semiconductor field effect transistor with ultrathin gate oxide of 2 nm
    Shimizu, Masahiro
    Kuroi, Takashi
    Inuishi, Masahide
    Arima, Hideaki
    Abe, Haruhiko
    Hamaguchi, Chihiro
    Japanese Journal of Applied Physics, Part 1: Regular Papers & Short Notes & Review Papers, 1998, 37 (11): : 5926 - 5931
  • [49] Impact of boron diffusion on oxynitrided gate oxides in 4H-SiC metal-oxide-semiconductor field-effect transistors
    Cabello, M.
    Soler, V.
    Montserrat, J.
    Rebollo, J.
    Rafi, J. M.
    Godignon, P.
    APPLIED PHYSICS LETTERS, 2017, 111 (04)
  • [50] Interfacial and Electrical Characterization in Metal-Oxide-Semiconductor Field-Effect Transistors with CeO2 Gate Dielectric
    Chiu, Fu-Chien
    Chen, Shuang-Yuan
    Chen, Chun-Heng
    Chen, Hung-Wen
    Huang, Heng-Sheng
    Hwang, Huey-Liang
    JAPANESE JOURNAL OF APPLIED PHYSICS, 2009, 48 (04)