Gate technology for 70 nm metal-oxide-semiconductor field-effect transistors with ultrathin (<2 nm) oxides

被引:8
|
作者
Tennant, D
Klemens, F
Sorsch, T
Baumann, F
Timp, G
Layadi, N
Kornblit, A
Sapjeta, BJ
Rosamilia, J
Boone, T
Weir, B
Silverman, P
机构
[1] AT&T Bell Labs, Holmdel, NJ 07733 USA
[2] AT&T Bell Labs, Murray Hill, NJ 07974 USA
来源
关键词
D O I
10.1116/1.589731
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
Results are described for a gate level technology module developed to produce metal-oxide-semiconductor transistors with physical gate lengths of 70 nm and below. Lithography is performed by direct write e-beam lithography (EEL) using a thermal field-emission EEL system in SAL 601 resist. Critical dimension (CD) control, as measured by several methods, is found to depend not only on dose control but also on writing parameters such as pixel spacing. The pattern transfer using a silicon dioxide hard mask is shown to exhibit a trade-off between anisotropy and selectivity. Transmission electron microscopy cross sections reveal that two atomic layers are removed even when the gate oxide stopping layer is completely intact. We report results for gate lengths down to 60 nm with edge roughness on the order of 5 nm, within the acceptable limits for threshold requirements, while stopping the etch process on oxides as thin as 1.2 nm. (C) 1997 American Vacuum Society.
引用
收藏
页码:2799 / 2805
页数:7
相关论文
共 50 条
  • [21] Oscillation of gate leakage current in double-gate metal-oxide-semiconductor field-effect transistors
    Do, V. Nam
    Dollfus, P.
    JOURNAL OF APPLIED PHYSICS, 2007, 101 (07)
  • [22] Mitigation of Complementary Metal-Oxide-Semiconductor Variability with Metal Gate Metal-Oxide-Semiconductor Field-Effect Transistors (vol 47, 119201, 2009)
    Yang, Ji-Woon
    Park, Chang Seo
    Smith, Casey E.
    Adhikari, Hemant
    Huang, Jeff
    Heh, Dawei
    Majhi, Prashant
    Jammy, Raj
    JAPANESE JOURNAL OF APPLIED PHYSICS, 2011, 50 (11)
  • [23] Progress toward a 30 nm silicon metal-oxide-semiconductor gate technology
    Tennant, D.M.
    Timp, G.L.
    Ocola, L.E.
    Green, M.
    Sorsch, T.
    Kornblit, A.
    Klemens, F.
    Kleiman, R.
    Kim, Y.
    Timp, W.
    Journal of Vacuum Science and Technology B: Microelectronics and Nanometer Structures, 17 : 3158 - 3163
  • [24] INTERFACE STATES IN METAL-OXIDE-SEMICONDUCTOR FIELD-EFFECT TRANSISTORS
    SEQUIN, C
    BALDINGER, E
    SOLID-STATE ELECTRONICS, 1970, 13 (12) : 1527 - +
  • [25] Performance Fluctuations in 10-nm Trigate Metal-Oxide-Semiconductor Field-Effect Transistors: Impact of the Channel Geometry
    Granzner, Ralf
    Schwierz, Frank
    Engert, Sonja
    Toepfer, Hannes
    JAPANESE JOURNAL OF APPLIED PHYSICS, 2013, 52 (04)
  • [26] Semi-classical noise investigation for sub-40nm metal-oxide-semiconductor field-effect transistors
    Spathis, C.
    Birbas, A.
    Georgakopoulou, K.
    AIP ADVANCES, 2015, 5 (08):
  • [27] Progress toward a 30 nm silicon metal-oxide-semiconductor gate technology
    Tennant, DM
    Timp, GL
    Ocola, LE
    Green, M
    Sorsch, T
    Kornblit, A
    Klemens, F
    Kleiman, R
    Kim, Y
    Timp, W
    JOURNAL OF VACUUM SCIENCE & TECHNOLOGY B, 1999, 17 (06): : 3158 - 3163
  • [28] On the threshold voltage of metal-oxide-semiconductor field-effect transistors
    Shi, XJ
    Wong, M
    SOLID-STATE ELECTRONICS, 2005, 49 (07) : 1179 - 1184
  • [29] Performance fluctuations in 10-nm trigate metal-oxide-semiconductor field-effect transistors: Impact of the channel geometry
    Granzner, Ralf
    Schwierz, Frank
    Engert, Sonja
    Topfer, Hannes
    Japanese Journal of Applied Physics, 2013, 52 (4 PART 2)
  • [30] Low-frequency noise overshoot in ultrathin gate oxide silicon-on-insulator metal-oxide-semiconductor field-effect transistors
    Mercha, A
    Simoen, E
    van Meer, H
    Claeys, C
    APPLIED PHYSICS LETTERS, 2003, 82 (11) : 1790 - 1792