Gate technology for 70 nm metal-oxide-semiconductor field-effect transistors with ultrathin (<2 nm) oxides

被引:8
|
作者
Tennant, D
Klemens, F
Sorsch, T
Baumann, F
Timp, G
Layadi, N
Kornblit, A
Sapjeta, BJ
Rosamilia, J
Boone, T
Weir, B
Silverman, P
机构
[1] AT&T Bell Labs, Holmdel, NJ 07733 USA
[2] AT&T Bell Labs, Murray Hill, NJ 07974 USA
来源
关键词
D O I
10.1116/1.589731
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
Results are described for a gate level technology module developed to produce metal-oxide-semiconductor transistors with physical gate lengths of 70 nm and below. Lithography is performed by direct write e-beam lithography (EEL) using a thermal field-emission EEL system in SAL 601 resist. Critical dimension (CD) control, as measured by several methods, is found to depend not only on dose control but also on writing parameters such as pixel spacing. The pattern transfer using a silicon dioxide hard mask is shown to exhibit a trade-off between anisotropy and selectivity. Transmission electron microscopy cross sections reveal that two atomic layers are removed even when the gate oxide stopping layer is completely intact. We report results for gate lengths down to 60 nm with edge roughness on the order of 5 nm, within the acceptable limits for threshold requirements, while stopping the etch process on oxides as thin as 1.2 nm. (C) 1997 American Vacuum Society.
引用
收藏
页码:2799 / 2805
页数:7
相关论文
共 50 条
  • [2] Breakdown characteristics of ultrathin gate oxides (<4 nm) in metal-oxide-semiconductor structure subjected to substrate injection
    Huang, CH
    Hwu, JG
    JOURNAL OF VACUUM SCIENCE & TECHNOLOGY B, 2001, 19 (05): : 1894 - 1897
  • [3] The impact of gate oxide scaling (3.2-1.2 nm) on sub-100 nm complementary metal-oxide-semiconductor field-effect transistors
    Yeh, WK
    Lin, CY
    THIN SOLID FILMS, 2002, 419 (1-2) : 218 - 224
  • [4] Validity of mobility universality for scaled metal-oxide-semiconductor field-effect transistors down to 100 nm gate length
    Matsumoto, S
    Hisamitsu, K
    Tanaka, M
    Ueno, H
    Miura-Mattausch, M
    Mattausch, HJ
    Kumashiro, S
    Yamaguchi, T
    Odanaka, S
    Nakayama, N
    JOURNAL OF APPLIED PHYSICS, 2002, 92 (09) : 5228 - 5232
  • [5] Mitigation of Complementary Metal-Oxide-Semiconductor Variability with Metal Gate Metal-Oxide-Semiconductor Field-Effect Transistors
    Yang, Ji-Woon
    Park, Chang Seo
    Smith, Casey E.
    Adhikari, Hemant
    Huang, Jeff
    Heh, Dawei
    Majhi, Prashant
    Jammy, Raj
    JAPANESE JOURNAL OF APPLIED PHYSICS, 2009, 48 (04)
  • [6] CHARACTERISTICS OF TIN GATE METAL-OXIDE-SEMICONDUCTOR FIELD-EFFECT TRANSISTORS
    WITTMER, M
    NOSER, JR
    MELCHIOR, H
    JOURNAL OF APPLIED PHYSICS, 1983, 54 (03) : 1423 - 1428
  • [7] A unified functional reliability model for N-channel metal-oxide-semiconductor field-effect transistors with sub 2 nm gate oxide
    Lee, Hai-Ming
    Du, Long-Jye
    Liang, Mong-Song
    King, Ya-Ching
    Hsu, Charles Ching-Hsiang
    Japanese Journal of Applied Physics, Part 1: Regular Papers and Short Notes and Review Papers, 2002, 41 (09): : 5546 - 5550
  • [8] A unified functional reliability model for N-channel metal-oxide-semiconductor field-effect transistors with sub 2 nm gate oxide
    Lee, HM
    Du, LJ
    Liang, MS
    King, YC
    Charles, CLM
    Hsu, CCH
    JAPANESE JOURNAL OF APPLIED PHYSICS PART 1-REGULAR PAPERS BRIEF COMMUNICATIONS & REVIEW PAPERS, 2002, 41 (09): : 5546 - 5550
  • [9] AlGaN/GaN metal-oxide-semiconductor heterostructure field-effect transistors with 4 nm thick Al2O3 gate oxide
    Gregusova, D.
    Stoklas, R.
    Cico, K.
    Lalinsky, T.
    Kordos, P.
    SEMICONDUCTOR SCIENCE AND TECHNOLOGY, 2007, 22 (08) : 947 - 951
  • [10] FABRICATION AND CHARACTERIZATION OF COMPACT 100NM SCALE METAL-OXIDE-SEMICONDUCTOR FIELD-EFFECT TRANSISTORS
    REEVES, CM
    WIND, SJ
    HOHN, FJ
    BUCCHIGNANO, JJ
    LII, YT
    KLAUS, DP
    MICROELECTRONIC ENGINEERING, 1993, 21 (1-4) : 409 - 418