Reverse-order-restoration-based static test compaction for synchronous sequential circuits

被引:6
|
作者
Guo, RF
Reddy, SM
Pomeranz, I
机构
[1] Univ Iowa, Dept Elect & Comp Engn, Iowa City, IA 52242 USA
[2] Purdue Univ, Sch Elect & Comp Engn, W Lafayette, IN 47907 USA
关键词
sequential circuits; static compaction; test sequence compaction;
D O I
10.1109/TCAD.2002.807885
中图分类号
TP3 [计算技术、计算机技术];
学科分类号
0812 ;
摘要
We present a new static test sequence compaction procedure called reverse-order-restoration (ROR) for synchronous sequential circuits. It improves the efficiency of the basic vector restoration-based compaction procedure by reversing the order of the vectors in the original test sequence. This reduces the number of faults to be resimulated after every restoration step. We extend the ROR procedure to a class of radix reverse order vector restoration procedures. These procedures dynamically increase the number of vectors to be restored in each step and, thus, speed up the vector restoration process. We also investigate techniques to improve the compaction levels achieved by the ROR-based compaction procedure. By combining reverse order vector restoration and vector omission, higher compaction levels are achieved. Experimental results on test sequences generated by several test generators show the effectiveness of the proposed techniques.
引用
收藏
页码:293 / 304
页数:12
相关论文
共 50 条
  • [1] Static test compaction for synchronous sequential circuits based on vector restoration
    Pomeranz, I
    Reddy, SM
    Guo, RF
    [J]. IEEE TRANSACTIONS ON COMPUTER-AIDED DESIGN OF INTEGRATED CIRCUITS AND SYSTEMS, 1999, 18 (07) : 1040 - 1049
  • [2] Efficient static compaction techniques for sequential circuits based on Reverse Order Restoration and test relaxation
    El-Maleh, AH
    Khursheed, SS
    Sait, SM
    [J]. 14TH ASIAN TEST SYMPOSIUM, PROCEEDINGS, 2005, : 378 - 385
  • [3] Vector restoration based static compaction of test sequences for synchronous sequential circuits
    Pomeranz, I
    Reddy, SM
    [J]. INTERNATIONAL CONFERENCE ON COMPUTER DESIGN - VLSI IN COMPUTERS AND PROCESSORS, PROCEEDINGS, 1997, : 360 - 365
  • [4] Efficient static compaction techniques for sequential circuits based on reverse-order restoration and test relaxation
    El-Maleh, Aiman H.
    Khursheed, S. Saqib
    Sait, Sadiq M.
    [J]. IEEE TRANSACTIONS ON COMPUTER-AIDED DESIGN OF INTEGRATED CIRCUITS AND SYSTEMS, 2006, 25 (11) : 2556 - 2564
  • [5] Procedures for static compaction of test sequences for synchronous sequential circuits based on vector restoration
    Guo, RF
    Pomeranz, I
    Reddy, SM
    [J]. DESIGN, AUTOMATION AND TEST IN EUROPE, PROCEEDINGS, 1998, : 583 - 587
  • [6] On static compaction of test sequences for synchronous sequential circuits
    Pomeranz, I
    Reddy, SM
    [J]. 33RD DESIGN AUTOMATION CONFERENCE, PROCEEDINGS 1996, 1996, : 215 - 220
  • [7] Static compaction of test sequences for synchronous sequential circuits
    Xu, CP
    Li, Z
    Mo, W
    [J]. ICEMI'2003: PROCEEDINGS OF THE SIXTH INTERNATIONAL CONFERENCE ON ELECTRONIC MEASUREMENT & INSTRUMENTS, VOLS 1-3, 2003, : 160 - 163
  • [8] Procedures for static compaction of test sequences for synchronous sequential circuits
    Pomeranz, I
    Reddy, SM
    [J]. IEEE TRANSACTIONS ON COMPUTERS, 2000, 49 (06) : 596 - 607
  • [9] Dynamic test compaction for synchronous sequential circuits using static compaction techniques
    Pomeranz, I
    Reddy, SM
    [J]. PROCEEDINGS OF THE TWENTY-SIXTH INTERNATIONAL SYMPOSIUM ON FAULT-TOLERANT COMPUTING, 1996, : 53 - 61
  • [10] On speeding-up vector restoration based static compaction of test sequences for sequential circuits
    Guo, RF
    Pomeranz, I
    Reddy, SM
    [J]. SEVENTH ASIAN TEST SYMPOSIUM (ATS'98), PROCEEDINGS, 1998, : 467 - 471