Efficient static compaction techniques for sequential circuits based on Reverse Order Restoration and test relaxation

被引:2
|
作者
El-Maleh, AH [1 ]
Khursheed, SS [1 ]
Sait, SM [1 ]
机构
[1] King Fahd Univ Petr & Minerals, Dept Comp Engn, Dhahran 31261, Saudi Arabia
关键词
static compaction; test relaxation;
D O I
10.1109/ATS.2005.53
中图分类号
TP3 [计算技术、计算机技术];
学科分类号
0812 ;
摘要
In this paper we present efficient Reverse Order Restoration (ROR) based static test compaction techniques for synchronous sequential circuits. Unlike previous ROR techniques that rely on vector-by-vector fault-simulation based restoration of test subsequences, our technique restores test sequences based on efficient test relaxation. The restored test subsequence can be either concatenated to the compacted test sequence, as in previous approaches, or merged with it. Furthermore, it allows the removal of redundant vectors from the restored subsequences using State Traversal technique and incorporates schemes for increasing the fault coverage of restored test subsequences to achieve an overall higher level of compaction. In addition, test relaxation is used to take ROR out of saturation. Experimental results demonstrate the effectiveness of the proposed techniques.
引用
收藏
页码:378 / 385
页数:8
相关论文
共 50 条
  • [1] Efficient static compaction techniques for sequential circuits based on reverse-order restoration and test relaxation
    El-Maleh, Aiman H.
    Khursheed, S. Saqib
    Sait, Sadiq M.
    [J]. IEEE TRANSACTIONS ON COMPUTER-AIDED DESIGN OF INTEGRATED CIRCUITS AND SYSTEMS, 2006, 25 (11) : 2556 - 2564
  • [2] Reverse-order-restoration-based static test compaction for synchronous sequential circuits
    Guo, RF
    Reddy, SM
    Pomeranz, I
    [J]. IEEE TRANSACTIONS ON COMPUTER-AIDED DESIGN OF INTEGRATED CIRCUITS AND SYSTEMS, 2003, 22 (03) : 293 - 304
  • [3] Static test compaction for synchronous sequential circuits based on vector restoration
    Pomeranz, I
    Reddy, SM
    Guo, RF
    [J]. IEEE TRANSACTIONS ON COMPUTER-AIDED DESIGN OF INTEGRATED CIRCUITS AND SYSTEMS, 1999, 18 (07) : 1040 - 1049
  • [4] Vector restoration based static compaction of test sequences for synchronous sequential circuits
    Pomeranz, I
    Reddy, SM
    [J]. INTERNATIONAL CONFERENCE ON COMPUTER DESIGN - VLSI IN COMPUTERS AND PROCESSORS, PROCEEDINGS, 1997, : 360 - 365
  • [5] New static compaction techniques of Test Sequences for sequential circuits
    Corno, F
    Prinetto, P
    Rebaudengo, M
    Reorda, MS
    [J]. EUROPEAN DESIGN & TEST CONFERENCE - ED&TC 97, PROCEEDINGS, 1997, : 37 - 43
  • [6] Procedures for static compaction of test sequences for synchronous sequential circuits based on vector restoration
    Guo, RF
    Pomeranz, I
    Reddy, SM
    [J]. DESIGN, AUTOMATION AND TEST IN EUROPE, PROCEEDINGS, 1998, : 583 - 587
  • [7] Dynamic test compaction for synchronous sequential circuits using static compaction techniques
    Pomeranz, I
    Reddy, SM
    [J]. PROCEEDINGS OF THE TWENTY-SIXTH INTERNATIONAL SYMPOSIUM ON FAULT-TOLERANT COMPUTING, 1996, : 53 - 61
  • [8] Partitioning and reordering techniques for static test sequence compaction of sequential circuits
    Hsiao, MS
    Chakradhar, ST
    [J]. SEVENTH ASIAN TEST SYMPOSIUM (ATS'98), PROCEEDINGS, 1998, : 452 - 457
  • [9] On speeding-up vector restoration based static compaction of test sequences for sequential circuits
    Guo, RF
    Pomeranz, I
    Reddy, SM
    [J]. SEVENTH ASIAN TEST SYMPOSIUM (ATS'98), PROCEEDINGS, 1998, : 467 - 471
  • [10] On improving static test compaction for sequential circuits
    Guo, R
    Pomeranz, I
    Reddy, SM
    [J]. VLSI DESIGN 2001: FOURTEENTH INTERNATIONAL CONFERENCE ON VLSI DESIGN, 2001, : 111 - 116