Efficient static compaction techniques for sequential circuits based on Reverse Order Restoration and test relaxation

被引:2
|
作者
El-Maleh, AH [1 ]
Khursheed, SS [1 ]
Sait, SM [1 ]
机构
[1] King Fahd Univ Petr & Minerals, Dept Comp Engn, Dhahran 31261, Saudi Arabia
关键词
static compaction; test relaxation;
D O I
10.1109/ATS.2005.53
中图分类号
TP3 [计算技术、计算机技术];
学科分类号
0812 ;
摘要
In this paper we present efficient Reverse Order Restoration (ROR) based static test compaction techniques for synchronous sequential circuits. Unlike previous ROR techniques that rely on vector-by-vector fault-simulation based restoration of test subsequences, our technique restores test sequences based on efficient test relaxation. The restored test subsequence can be either concatenated to the compacted test sequence, as in previous approaches, or merged with it. Furthermore, it allows the removal of redundant vectors from the restored subsequences using State Traversal technique and incorporates schemes for increasing the fault coverage of restored test subsequences to achieve an overall higher level of compaction. In addition, test relaxation is used to take ROR out of saturation. Experimental results demonstrate the effectiveness of the proposed techniques.
引用
收藏
页码:378 / 385
页数:8
相关论文
共 50 条
  • [21] Static Test Compaction for Scan Circuits by Using Restoration to Modify and Remove Tests
    Pomeranz, Irith
    [J]. IEEE TRANSACTIONS ON COMPUTER-AIDED DESIGN OF INTEGRATED CIRCUITS AND SYSTEMS, 2014, 33 (12) : 1955 - 1964
  • [22] Vector replacement to improve static-test compaction for synchronous sequential circuits
    Pomeranz, I
    Reddy, SM
    [J]. IEEE TRANSACTIONS ON COMPUTER-AIDED DESIGN OF INTEGRATED CIRCUITS AND SYSTEMS, 2001, 20 (02) : 336 - 342
  • [23] TEST COMPACTION FOR SEQUENTIAL-CIRCUITS
    NIERMANN, TM
    ROY, RK
    PATEL, JH
    ABRAHAM, JA
    [J]. IEEE TRANSACTIONS ON COMPUTER-AIDED DESIGN OF INTEGRATED CIRCUITS AND SYSTEMS, 1992, 11 (02) : 260 - 267
  • [24] Test response compaction for sequential logic circuits
    Ding, J
    Wu, YL
    [J]. PROCEEDINGS OF THE 6TH INTERNATIONAL CONFERENCE ON COMPUTER AIDED DESIGN & COMPUTER GRAPHICS, 1999, : 726 - 730
  • [25] Static test compaction for full-scan circuits based on combinational test sets and non-scan sequential test sequences
    Pomeranz, I
    Reddy, SM
    [J]. 16TH INTERNATIONAL CONFERENCE ON VLSI DESIGN, PROCEEDINGS, 2003, : 335 - 340
  • [26] On test compaction objectives for combinational and sequential circuits
    Pomeranz, I
    Reddy, SM
    [J]. ELEVENTH INTERNATIONAL CONFERENCE ON VLSI DESIGN, PROCEEDINGS, 1997, : 279 - 284
  • [27] Test compaction for synchronous sequential circuits by test sequence recycling
    Pomeranz, I
    Reddy, SM
    [J]. PROCEEDINGS OF THE 8TH GREAT LAKES SYMPOSIUM ON VLSI, 1998, : 216 - 221
  • [28] Test sequence compaction for sequential circuits with reset states
    Higami, Y
    Takamatsu, Y
    Kinoshita, K
    [J]. PROCEEDINGS OF THE NINTH ASIAN TEST SYMPOSIUM (ATS 2000), 2000, : 165 - 170
  • [29] An efficient test relaxation technique for combinational & full-scan sequential circuits
    El-Maleh, A
    Al-Suwaiyan, A
    [J]. 20TH IEEE VLSI TEST SYMPOSIUM, PROCEEDINGS, 2002, : 53 - 59
  • [30] A static test compaction technique for combinational circuits based on independent fault clustering
    Osais, YE
    El-Maleh, AH
    [J]. ICECS 2003: PROCEEDINGS OF THE 2003 10TH IEEE INTERNATIONAL CONFERENCE ON ELECTRONICS, CIRCUITS AND SYSTEMS, VOLS 1-3, 2003, : 1316 - 1319