ATM switch architecture modelling under uniform and bursty traffic.

被引:0
|
作者
Lahchime, A
Guedon, JP
机构
关键词
D O I
暂无
中图分类号
TP [自动化技术、计算机技术];
学科分类号
0812 ;
摘要
ATM switch architectures are investigated from a typology of traffic description. Classical results under uniform traffic are retrieved with the help of the VHDL simulator we developped. Then this modelization is extended to the case of bursty traffic in order to deduce new switch performance parameters. Since uniform traffic is analysed at the cell level whereas bursty traffic needs the ATM buffer or the burst lenght to exhibit indexes of performances, this temporal resolution is analysed through an extension of the classical parameters used for uniform traffic. The understanding of these new parameters allows for optimizing switch architecture when correlated cells in a larger scale than one burst (e.g. video source) are taken into account.
引用
收藏
页码:767 / 771
页数:5
相关论文
共 50 条
  • [1] Multibuffer shared ATM switch architecture and its performance analysis under uniform traffic
    Luo, Z.
    Cao, M.
    Huazhong Ligong Daxue Xuebao/Journal Huazhong (Central China) University of Science and Technology, 2001, 29 (10): : 28 - 30
  • [2] Robust switch architecture for bursty traffic
    Minkenberg, Cyriel
    Engbersen, Ton
    Colmant, Michel
    International Zurich Seminar on Digital Communications, 2000, : 207 - 214
  • [3] Performances of the data vortex switch architecture under nonuniform and bursty traffic
    Yang, QM
    Bergman, K
    JOURNAL OF LIGHTWAVE TECHNOLOGY, 2002, 20 (08) : 1242 - 1247
  • [4] New switch fabric architecture for bursty traffic
    Yang, QM
    Bergman, K
    2002 DIGEST OF THE LEOS SUMMER TOPICAL MEETINGS, 2002, : 43 - 44
  • [5] Analysis of an ATM shared buffer switch loaded with bursty traffic
    Callegati, F
    Casoni, M
    Corazza, G
    Raffaelli, C
    BROADBAND ACCESS SYSTEMS, 1996, 2917 : 410 - 421
  • [6] Buffer design of non-blocking ATM switch for bursty traffic
    Rizvi, AA
    Hussain, A
    IEEE INMIC 2001: IEEE INTERNATIONAL MULTI TOPIC CONFERENCE 2001, PROCEEDINGS: TECHNOLOGY FOR THE 21ST CENTURY, 2001, : 78 - 81
  • [7] A VLSI ATM switch architecture for VBR traffic
    Ranganathan, N
    Anand, R
    Chiruvolu, G
    ELEVENTH INTERNATIONAL CONFERENCE ON VLSI DESIGN, PROCEEDINGS, 1997, : 420 - 427
  • [8] A novel ATM switch architecture for multimedia traffic
    Abdullah, OC
    Capriz, M
    IEEE ATM '97 WORKSHOP, PROCEEDINGS, 1997, : 188 - 192
  • [9] Performance analysis of internally unbuffered large scale ATM switch with bursty traffic
    Oie, Y
    Kawahara, K
    Murata, M
    Miyahara, H
    IEICE TRANSACTIONS ON COMMUNICATIONS, 1996, E79B (03) : 412 - 423
  • [10] SATURATION THROUGHPUT ANALYSIS OF AN INPUT QUEUING ATM SWITCH WITH MULTICLASS BURSTY TRAFFIC
    JACOB, L
    KUMAR, A
    IEEE TRANSACTIONS ON COMMUNICATIONS, 1995, 43 (2-4) : 757 - 761