A VLSI ATM switch architecture for VBR traffic

被引:0
|
作者
Ranganathan, N [1 ]
Anand, R [1 ]
Chiruvolu, G [1 ]
机构
[1] Univ S Florida, Microelect Res Ctr, Dept Comp Sci & Engn, Tampa, FL 33620 USA
关键词
D O I
暂无
中图分类号
TP3 [计算技术、计算机技术];
学科分类号
0812 ;
摘要
An Asynchronous Transfer Made (ATM) switching network must process data at the rates of 155 Mbps and 620 Mbps as per the standard. Such bandwidth requirements have necessitated the realization of efficient switch architectures. In this paper, we propose a novel architecture for the design of a non-blocking, central buffer switch for ATM I networks. The central buffer switch architectures described in the literature organize the logical output queues as linked lists of data packets. Thus, dynamic memory allocation involves the manipulation of the read and the write pointers of these linked lists. In the switch architecture proposed in this work, the packets are stored in the data memory and only the packet addresses are stored in a set of First In First Out (FIFO) buffers that form the logical output queues. This approach eliminates the need for memory accesses for the manipulation of linked lists which improves significantly the response lime. A 4 x 4 prototype switch of the proposed architecture was designed and verified using the Cadence design tools. The prototype was verified to operate at a frequency of 40 MHz yielding a throughput of 12.334 Gbps.
引用
收藏
页码:420 / 427
页数:8
相关论文
共 50 条
  • [1] A novel ATM switch architecture for multimedia traffic
    Abdullah, OC
    Capriz, M
    IEEE ATM '97 WORKSHOP, PROCEEDINGS, 1997, : 188 - 192
  • [2] TRAFFIC SHAPING FOR VBR TRAFFIC IN ATM NETWORKS
    YAMANAKA, N
    SATO, Y
    SATO, K
    IEICE TRANSACTIONS ON COMMUNICATIONS, 1992, E75B (10) : 1105 - 1108
  • [3] A VLSI architecture for an 80 Gb/s ATM switch core
    Andersson, P
    Svensson, C
    EIGHTH ANNUAL IEEE INTERNATIONAL CONFERENCE ON INNOVATIVE SYSTEMS IN SILICON, 1996 PROCEEDINGS, 1996, : 9 - 15
  • [4] VBR traffic prediction in ATM system
    Lobejko, W
    MILCOM 97 PROCEEDINGS, VOLS 1-3, 1997, : 1585 - 1588
  • [5] VBR video traffic shaping for ATM networks
    Ball, F
    Hutchinson, D
    Kouvatsos, DD
    ATM, NETWORKS AND LANS - NOC '96-II, 1996, : 68 - 74
  • [6] VLSI implementation of a multicast ATM switch
    Chang, RC
    Kuo, LC
    Hsieh, CY
    ISCAS '99: PROCEEDINGS OF THE 1999 IEEE INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS, VOL 1: VLSI, 1999, : 129 - 132
  • [7] VLSI implementation of a multicast ATM switch
    Natl Chung-Hsing Univ, Taichung, Taiwan
    Proc IEEE Int Symp Circuits Syst, (I-129 - I-132):
  • [8] ATM switch architecture modelling under uniform and bursty traffic.
    Lahchime, A
    Guedon, JP
    IEEE GLOBECOM 1996 - CONFERENCE RECORD, VOLS 1-3: COMMUNICATIONS: THE KEY TO GLOBAL PROSPERITY, 1996, : 767 - 771
  • [9] Multiplexing of VBR and UBR traffic at an ATM access node
    Kraimeche, B
    1996 INTERNATIONAL CONFERENCE ON SIMULATION AND MULTIMEDIA IN ENGINEERING EDUCATION (ICSEE '96) / COMMUNICATION NETWORKS MODELING AND SIMULATION CONFERENCE: PROCEEDINGS OF THE 1996 WESTERN MULTICONFERENCE, 1996, 28 (01): : 265 - 270
  • [10] An estimation of traffic parameters for VBR services in ATM networks
    Paek, J
    Oh, C
    Kim, K
    COMPUTER COMMUNICATIONS, 2001, 24 (14) : 1380 - 1389