Performance analysis of internally unbuffered large scale ATM switch with bursty traffic

被引:0
|
作者
Oie, Y [1 ]
Kawahara, K [1 ]
Murata, M [1 ]
Miyahara, H [1 ]
机构
[1] OSAKA UNIV, FAC ENGN SCI, TOYONAKA, OSAKA 560, JAPAN
关键词
large scale ATM switch architecture; multi-stage ATM switch architecture; bufferless switching module; cell loss probability; transient analysis; bursty traffic;
D O I
暂无
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
Many ATM switching modules with high performance have been proposed and analyzed. A development of a large scale ATM switching system (e.g., used as a central switch) is the key to realization of the broadband ISDN. However, the dimension of ATM switching ICs is limited by the technological and physical constraints on VLSI. A multistage switching configuration is one of the promising configurations for a large scale ATM switch. In this paper. we treat a 3-stage switching configuration with no internal buffers; i.e., bufferless switches are employed at the first and second stages. and output buffered switches at the third stage. A short-term cell loss probability is analyzed in order to examine the influence of bursty traffic on performance of the bufferless switch used at the first two stages. Furthermore, we propose a 4-stage switching configuration with traffic distributors added at the first stage. This switch provides more paths between a pair of input and output ports than the 3-stage switching configuration mentioned above. A Few of schemes to distribute cells are compared. It is shown that the distributor successfully reduces the deterioration of cell loss probability due to bursty traffic by splitting incoming cells into several switching modules.
引用
收藏
页码:412 / 423
页数:12
相关论文
共 50 条