Direct measurement of top and sidewall interface trap density in SOI FinFETs

被引:80
|
作者
Kapila, G. [1 ]
Kaczer, B.
Nackaerts, A.
Collaert, N.
Groeseneken, G. V.
机构
[1] Texas Instruments Inc, Bangalore 560093, Karnataka, India
[2] Interuniv Microelect Ctr, B-3001 Heverlee, Belgium
关键词
charge pumping (CP); FinFETs; interface traps; silicon-on-insulator (SOI);
D O I
10.1109/LED.2007.891263
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
Conventional charge pumping is demonstrated on triple-gate silicon-on-insulator FinFET gated-diode structures with varying fin widths. A simple technique is proposed and verified allowing to independently estimate fin top and sidewall interface trap density. A higher interface state density on the sidewalls is observed, which is attributed to higher fin sidewall roughness. The methodology is also demonstrated to be sensitive to fin sidewall surface crystallographic orientation. The technique presents a straightforward means of assessing the fin sidewall and topwall interface quality, which can then be directly correlated with both processing influences and reliability effects.
引用
收藏
页码:232 / 234
页数:3
相关论文
共 50 条
  • [1] Interface Trap Density Estimation in FinFETs from the Subthreshold Current
    Schmitz, J.
    Kaleli, B.
    Kuipers, P.
    van den Berg, N.
    Smits, S. M.
    Hueting, R. J. E.
    2016 INTERNATIONAL CONFERENCE ON MICROELECTRONIC TEST STRUCTURES (ICMTS), 2016, : 164 - 167
  • [2] Charge Pumping Measurements of Radiation-Induced Interface-Trap Density in Floating-Body SOI FinFETs
    Zhang, E. X.
    Fleetwood, D. M.
    Duan, G. X.
    Zhang, C. X.
    Francis, S. A.
    Schrimpf, R. D.
    IEEE TRANSACTIONS ON NUCLEAR SCIENCE, 2012, 59 (06) : 3062 - 3068
  • [3] Analysis on the impact of interface Trap distributions on SOI DMG FinFETs: Overlap/underlap configurations
    Chaudhary, Rashi
    Saha, Rajesh
    MICRO AND NANOSTRUCTURES, 2024, 185
  • [4] Evaluation of interface trap density in advanced SOI MOSFETs
    Bawedin, M.
    Cristoloveanu, S.
    Chang, S. J.
    Valenza, M.
    Martinez, F.
    Lee, J. H.
    ADVANCED SEMICONDUCTOR-ON-INSULATOR TECHNOLOGY AND RELATED PHYSICS 15, 2011, 35 (05): : 103 - 108
  • [5] Interface Trap Density Estimation in FinFETs Using the gm/ID Method in the Subthreshold Regime
    Boksteen, Boni K.
    Schmitz, Jurriaan
    Hueting, Raymond J. E.
    IEEE TRANSACTIONS ON ELECTRON DEVICES, 2016, 63 (05) : 1814 - 1820
  • [6] Extraction of the interface trap density energetic distribution in SOI Junctionless Nanowire Transistors
    Trevisoli, Renan
    Doria, Rodrigo Trevisoli
    de Souza, Michelly
    Pavanello, Marcelo Antonio
    MICROELECTRONIC ENGINEERING, 2015, 147 : 23 - 26
  • [7] Interface Trap Density Metrology of State-of-the-Art Undoped Si n-FinFETs
    Tettamanzi, Giuseppe Carlo
    Paul, Abhijeet
    Lee, Sunhee
    Mehrotra, Saumitra R.
    Collaert, Nadine
    Biesemans, Serge
    Klimeck, Gerhard
    Rogge, Sven
    IEEE ELECTRON DEVICE LETTERS, 2011, 32 (04) : 440 - 442
  • [8] Interface Discrete Trap Induced Variability for Negative Capacitance FinFETs
    Lee, Ho-Pei
    Tseng, Kuei-Yang
    Su, Pin
    2018 INTERNATIONAL SYMPOSIUM ON VLSI TECHNOLOGY, SYSTEMS AND APPLICATION (VLSI-TSA), 2018,
  • [9] Single transistor technique for interface trap density measurement in irradiated MOS devices
    Pershenkov, VS
    Cherepko, SV
    Ivanov, RE
    Shalnov, AV
    Abramov, VV
    MICROELECTRONICS RELIABILITY, 1999, 39 (04) : 497 - 505
  • [10] Interface trap density metrology from sub-threshold transport in highly scaled undoped Si n-FinFETs
    Paul, Abhijeet
    Tettamanzi, Giuseppe C.
    Lee, Sunhee
    Mehrotra, Saumitra R.
    Collaert, Nadine
    Biesemans, Serge
    Rogge, Sven
    Klimeck, Gerhard
    JOURNAL OF APPLIED PHYSICS, 2011, 110 (12)