Direct measurement of top and sidewall interface trap density in SOI FinFETs

被引:80
|
作者
Kapila, G. [1 ]
Kaczer, B.
Nackaerts, A.
Collaert, N.
Groeseneken, G. V.
机构
[1] Texas Instruments Inc, Bangalore 560093, Karnataka, India
[2] Interuniv Microelect Ctr, B-3001 Heverlee, Belgium
关键词
charge pumping (CP); FinFETs; interface traps; silicon-on-insulator (SOI);
D O I
10.1109/LED.2007.891263
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
Conventional charge pumping is demonstrated on triple-gate silicon-on-insulator FinFET gated-diode structures with varying fin widths. A simple technique is proposed and verified allowing to independently estimate fin top and sidewall interface trap density. A higher interface state density on the sidewalls is observed, which is attributed to higher fin sidewall roughness. The methodology is also demonstrated to be sensitive to fin sidewall surface crystallographic orientation. The technique presents a straightforward means of assessing the fin sidewall and topwall interface quality, which can then be directly correlated with both processing influences and reliability effects.
引用
收藏
页码:232 / 234
页数:3
相关论文
共 50 条