Fault tolerant nanoelectronic processor architectures

被引:0
|
作者
Rao, Wenjing [1 ]
Orailoglu, Alex [1 ]
Karri, Ramesh [1 ]
机构
[1] Univ Calif San Diego, CDE Dept, La Jolla, CA 92093 USA
关键词
D O I
暂无
中图分类号
TP3 [计算技术、计算机技术];
学科分类号
0812 ;
摘要
In this paper we propose a fault-tolerant processor architecture and an associated fault-tolerant computation model capable of fault tolerance in the nanoelectronic environment that is characterized by high and time varying fault rates. The proposed fault tolerant processor architecture not only guarantees the correctness of computation but also is exible in that it dynamically trades-off computation resources and performance. The core of the architecture is a decentralized instruction control unit called the voter that achieves both fault tolerance and the maximum parallel execution of instructions by exploiting the abundant computational resources provided by nanotechnologies. Although the result of each instruction needs to be con rmed by executing it on multiple computation units, multiple uncon rmed instructions can proceed as speculative branches. The voter implements a hardware-frugal computation unit allocation algorithm to organize the redundant Computations and to dynamically control the growth of speculative branches.
引用
收藏
页码:311 / 316
页数:6
相关论文
共 50 条
  • [31] Fault-tolerant architectures for superconducting qubits
    DiVincenzo, David P.
    PHYSICA SCRIPTA, 2009, T137
  • [32] FAULT-TOLERANT ARCHITECTURES FOR TREE LANS
    SAHA, D
    DHAR, P
    COMPUTER COMMUNICATIONS, 1991, 14 (04) : 244 - 248
  • [33] FAULT-TOLERANT ROUTING IN MESH ARCHITECTURES
    OLSON, A
    SHIN, KG
    IEEE TRANSACTIONS ON PARALLEL AND DISTRIBUTED SYSTEMS, 1994, 5 (11) : 1225 - 1232
  • [34] TECHNIQUES AND ARCHITECTURES FOR FAULT-TOLERANT COMPUTING
    MAXION, RA
    SIEWIOREK, DP
    ELKIND, SA
    ANNUAL REVIEW OF COMPUTER SCIENCE, 1987, 2 : 469 - 520
  • [35] Towards fault-tolerant software architectures
    Sotirovski, D
    WORKING IEEE/IFIP CONFERENCE ON SOFTWARE ARCHITECTURE, PROCEEDINGS, 2001, : 7 - 13
  • [36] A Fault Tolerant Dynamically Scheduled Processor with Partial Permanent Fault Handling
    Muehlbauer, Felix
    Schroeder, Lukas
    Schoelzel, Mario
    2018 IEEE 19TH LATIN-AMERICAN TEST SYMPOSIUM (LATS), 2018,
  • [37] Cost-Efficient Fault-Tolerant Decoder for Hybrid Nanoelectronic Memories
    Haron, Nor Zaidi
    Hamdioui, Said
    2011 DESIGN, AUTOMATION & TEST IN EUROPE (DATE), 2011, : 265 - 268
  • [38] Research on fault tolerant processor using dynamic reconfiguration
    Ogido S.
    Yamada C.
    Member K.M.
    Ichikawa S.
    Fujieda N.
    IEEJ Transactions on Industry Applications, 2019, 139 (02) : 187 - 192
  • [39] A testable/fault-tolerant FFT processor design
    Lu, SK
    Shih, JS
    Wu, CW
    PROCEEDINGS OF THE NINTH ASIAN TEST SYMPOSIUM (ATS 2000), 2000, : 429 - 433
  • [40] A Fault-Tolerant Time-Predictable Processor
    Gkiokas, Christos
    Schoeberl, Martin
    2019 IEEE NORDIC CIRCUITS AND SYSTEMS CONFERENCE (NORCAS) - NORCHIP AND INTERNATIONAL SYMPOSIUM OF SYSTEM-ON-CHIP (SOC), 2019,